Sie sind auf Seite 1von 12

Data sheet acquired from Harris Semiconductor SCHS166A

CD74HC221, CD74HCT221
High Speed CMOS Logic Dual Monostable Multivibrator with Reset
Description
The CD74HC221, and CH74HCT221 are dual monostable multivibrators with reset. An external resistor (RX) and an external capacitor (CX) control the timing and the accuracy for the circuit. Adjustment of RX and CX provides a wide range of output pulse widths from the Q and Q terminals. Pulse triggering on the B input occurs at a particular voltage level and is not related to the rise and fall time of the trigger pulse. Once triggered, the outputs are independent of further trigger inputs on A and B. The output pulse can be terminated by a LOW level on the Reset (R) pin. Trailing Edge triggering (A) and leading-edge-triggering (B) inputs are provided for triggering from either edge of the input pulse. On power up, the IC is reset. If either Mono is not used each input (on the unused device) must be terminated either high or low. The minimum value of external resistance, RX, is typically 500. The minimum value of external capacitance, CX, is 0pF. The calculation for the pulse width is tW = 0.7 RXCX at VCC = 4.5V.

November 1997 - Revised April 1999

Features
Overriding RESET Terminates Output Pulse Triggering from the Leading or Trailing Edge Q and Q Buffered Outputs Separate Resets Wide Range of Output-Pulse Widths Schmitt Trigger on B Inputs Fanout (Over Temperature Range) - Standard Outputs . . . . . . . . . . . . . . . 10 LSTTL Loads - Bus Driver Outputs . . . . . . . . . . . . . 15 LSTTL Loads Wide Operating Temperature Range . . . -55oC to 125oC Balanced Propagation Delay and Transition Times Signicant Power Reduction Compared to LSTTL Logic ICs HC Types - 2V to 6V Operation - High Noise Immunity: NIL = 30%, NIH = 30% of VCC at VCC = 5V HCT Types - 4.5V to 5.5V Operation - Direct LSTTL Input Logic Compatibility, VIL= 0.8V (Max), VIH = 2V (Min) - CMOS Input Compatibility, Il 1A at VOL, VOH

[ /Title (CD74 HC221 , CD74 HCT22 1) /Subject (High Speed CMOS Logic Dual Monos table Multi-

Ordering Information
PART NUMBER CD74HC221E CD74HCT221E CD74HC221M CD74HCT221M NOTES: 1. When ordering, use the entire part number. Add the sufx 96 to obtain the variant in the tape and reel. 2. Wafer or die are available which meets all electrical specifications. Please contact your local sales office or Harris customer service for ordering information. TEMP. RANGE (oC) -55 to 125 -55 to 125 -55 to 125 -55 to 125 PACKAGE 16 Ld PDIP 16 Ld PDIP 16 Ld SOIC 16 Ld SOIC PKG. NO. E16.3 E16.3 M16.15 M16.15

Pinout

CD74HC221, CD74HCT221 (PDIP, SOIC) TOP VIEW

1A 1 1B 2 1R 3 1Q 4 2Q 5 2CX 6 2CXRX 7 GND 8

16 VCC 15 1CXRX 14 1CX 13 1Q 12 2Q 11 2R 10 2B 9 2A

CAUTION: These devices are sensitive to electrostatic discharge. Users should follow proper IC Handling Procedures. Copyright

Harris Corporation 1997

File Number

1670.1

CD74HC221, CD74HCT221 Functional Diagram


1CX 14 1CX 1A 1 1B 2 1R 3 11 9 2A 10 2B 2CX 6 2CX 2CXRX 7 VCC 2RX MONO 2 12 2Q 5 2Q MONO 1 4 1Q 1RX VCC 15 1CXRX 13 1Q

2R

TRUTH TABLE INPUTS A H X L X L B X L H X H R H H H H L (Note 3) (Note 3) L H Q L L OUTPUTS Q H H

NOTE: H = High Voltage Level, L = Low Voltage Level, X = Irrelevant, = Transition from Low to High Level, = Transition from High to Low Level, = One High Level Pulse, = One Low Level Pulse 3. For this combination the reset input must be low and the following sequence must be used: pin 1 (or 9) must be set high or pin 2 (or 10) set low; then pin 1 (or 9) must be low and pin 2 (or 10) set high. Now the reset input goes from low-to-high and the device will be triggered.

CD74HC221, CD74HCT221 Logic Diagram


VCC C 16 P RX

N A 1 (9) 2 (10) B 3 (11) P VCC R D RESET FF S R Q VCC MIRROR VOLTAGE QM QM MASK FF R S MAIN FF Q N PULLDOWN FF D C 4 (12) Q (13) 5 Q C R Q Q N 8 R1 R4 PP R3 C C P OP AMP R2 + R

15 (7) RXCX

CX

14 (6) CX GND

VCC

+ OP AMP

CD74HC221, CD74HCT221
Absolute Maximum Ratings
DC Supply Voltage, VCC . . . . . . . . . . . . . . . . . . . . . . . . -0.5V to 7V DC Input Diode Current, IIK For VI < -0.5V or VI > VCC + 0.5V . . . . . . . . . . . . . . . . . . . . . .20mA DC Output Diode Current, IOK For VO < -0.5V or VO > VCC + 0.5V . . . . . . . . . . . . . . . . . . . .20mA DC Drain Current, per Output, IO For -0.5V < VO < VCC + 0.5V. . . . . . . . . . . . . . . . . . . . . . . . . .25mA DC Output Source or Sink Current per Output Pin, IO For VO > -0.5V or VO < VCC + 0.5V . . . . . . . . . . . . . . . . . . . .25mA DC VCC or Ground Current, ICC . . . . . . . . . . . . . . . . . . . . . . . . .50mA

Thermal Information
Thermal Resistance (Typical, Note 4) JA (oC/W) JC (oC/W) PDIP Package . . . . . . . . . . . . . . . . . . . 100 N/A SOIC Package . . . . . . . . . . . . . . . . . . . 180 N/A Maximum Junction Temperature (Plastic Package) . . . . . . . . 150oC Maximum Storage Temperature Range . . . . . . . . . .-65oC to 150oC Maximum Lead Temperature (Soldering 10s) . . . . . . . . . . . . . 300oC (SOIC - Lead Tips Only)

Operating Conditions
Temperature Range, TA . . . . . . . . . . . . . . . . . . . . . . -55oC to 125oC Supply Voltage Range, VCC HC Types . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .2V to 6V HCT Types . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .4.5V to 5.5V DC Input or Output Voltage, VI, VO . . . . . . . . . . . . . . . . . 0V to VCC Input Rise and Fall Time, tr, tf on Inputs A and R 2V . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1000ns (Max) 4.5V. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 500ns (Max) 6V . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 400ns (Max) Input Rise and Fall Time, tr, tf on Input B 2V . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Unlimited ns (Max) 4.5V. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Unlimited ns (Max) 6V . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Unlimited ns (Max)
CAUTION: Stresses above those listed in Absolute Maximum Ratings may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specication is not implied.

NOTE: 4. JA is measured with the component mounted on an evaluation PC board in free air.

DC Electrical Specications
TEST CONDITIONS PARAMETER HC TYPES High Level Input Voltage VIH 2 4.5 6 Low Level Input Voltage VIL 2 4.5 6 High Level Output Voltage CMOS Loads High Level Output Voltage TTL Loads Low Level Output Voltage CMOS Loads Low Level Output Voltage TTL Loads VOL VIH or VIL VOH VIH or VIL -0.02 -0.02 -0.02 -4 -5.2 0.02 0.02 0.02 4 5.2 2 4.5 6 4.5 6 2 4.5 6 4.5 6 1.5 3.15 4.2 1.9 4.4 5.9 3.98 5.48 0.5 1.35 1.8 0.1 0.1 0.1 0.26 0.26 1.5 3.15 4.2 1.9 4.4 5.9 3.84 5.34 0.5 1.35 1.8 0.1 0.1 0.1 0.33 0.33 1.5 3.15 4.2 1.9 4.4 5.9 3.7 5.2 0.5 1.35 1.8 0.1 0.1 0.1 0.4 0.4 V V V V V V V V V V V V V V V V V V SYMBOL VI (V) IO (mA) VCC (V) 25oC MIN TYP MAX -40oC TO 85oC -55oC TO 125oC MIN MAX MIN MAX UNITS

CD74HC221, CD74HCT221
DC Electrical Specications
(Continued) TEST CONDITIONS PARAMETER Input Leakage Current Quiescent Device Current HCT TYPES High Level Input Voltage Low Level Input Voltage High Level Output Voltage CMOS Loads High Level Output Voltage TTL Loads Low Level Output Voltage CMOS Loads Low Level Output Voltage TTL Loads Input Leakage Current Quiescent Device Current Additional Quiescent Device Current Per Input Pin: 1 Unit Load II ICC ICC VCC and GND VCC or GND VCC -2.1 VOL VIH or VIL VIH VIL VOH VIH or VIL -0.02 4.5 to 5.5 4.5 to 5.5 4.5 2 4.4 0.8 2 4.4 0.8 2 4.4 0.8 V V V SYMBOL II ICC VI (V) VCC or GND VCC or GND IO (mA) 0 25oC MIN TYP MAX 0.1 8 -40oC TO 85oC -55oC TO 125oC MIN MAX 1 80 MIN MAX 1 160 UNITS A A

VCC (V) 6 6

-4

4.5

3.98

3.84

3.7

0.02

4.5

0.1

0.1

0.1

4.5

0.26

0.33

0.4

0 0 -

5.5 5.5 4.5 to 5.5

100

0.1 8 360

1 80 450

1 160 490

A A A

NOTE: For dual-supply systems theoretical worst case (VI = 2.4V, VCC = 5.5V) specication is 1.8mA.

HCT Input Loading Table


INPUT All Inputs UNIT LOADS 0.3

NOTE: Unit Load is ICC limit specied in DC Electrical Table, e.g., 360A max at 25oC.

Prerequisite For Switching Function


25oC PARAMETER HC TYPES Input Pulse Width A tWL 2 4.5 6 Input Pulse Width B tWH 2 4.5 6 70 14 12 70 14 12 90 18 15 90 18 15 105 21 18 105 21 18 ns ns ns ns ns ns SYMBOL VCC (V) MIN TYP MAX -40oC TO 85oC MIN MAX -55oC TO 125oC MIN MAX UNITS

CD74HC221, CD74HCT221
Prerequisite For Switching Function
PARAMETER Input Pulse Width Reset SYMBOL tWL (Continued) 25oC VCC (V) 2 4.5 6 Recovery Time R to A or B tSU 2 4.5 6 Output Pulse Width Q or Q CX = 0.1F RX = 10k Output Pulse Width Q or Q CX = 28pF, RX = 2k CX = 1000pF, RX = 2k CX = 1000pF, RX = 10k HCT TYPES Input Pulse Width A Input Pulse Width B Input Pulse Width Reset Recovery Time R to A or B Output Pulse Width Q or Q CX = 0.1F RX = 10k Output Pulse Width Q or Q CX = 28pF, RX = 2k CX = 1000pF, RX = 2k CX = 1000pF, RX = 10k tWL tWH tWL tSU tW tW tW tW 4.5 4.5 4.5 4.5 5 4.5 4.5 4.5 14 14 18 0 630 140 1.5 7 770 18 18 23 0 602 798 21 21 27 0 595 805 ns ns ns ns s ns s s tW tW tW tW 5 4.5 4.5 4.5 MIN 70 14 12 0 0 0 630 TYP 140 1.5 7 MAX 770 -40oC TO 85oC MIN 90 18 15 0 0 0 602 MAX 798 -55oC TO 125oC MIN 105 21 18 0 0 0 595 MAX 805 UNITS ns ns ns ns ns ns s ns s s

Switching Specications Input tr, tf = 6ns


TEST CONDITIONS 25oC VCC (V) MIN TYP MAX -40oC TO 85oC MIN MAX -55oC TO 125oC MIN MAX UNITS

PARAMETER HC TYPES Propagation Delay, Trigger A, B, R to Q

SYMBOL

tPLH

CL = 50pF CL = 50pF CL = 50pF CL = 15pF

2 4.5 6 5 2 4.5 6 5

18 14

210 42 36 170 34 29 -

265 53 45 215 43 37 -

315 63 54 255 51 43 -

ns ns ns ns ns ns ns ns

Propagation Delay, Trigger A, B, R to Q

tPHL

CL = 50pF CL = 50pF CL = 50pF CL = 15pF

CD74HC221, CD74HCT221
Switching Specications Input tr, tf = 6ns
(Continued) 25oC VCC (V) 2 4.5 6 Propagation Delay, R to Q tPHL CL = 50pF 2 4.5 6 Output Transition Time tTLH, tTHL CL = 50pF 2 4.5 6 Input Capacitance Pulse Width Match Between Circuits in the Same Package CX = 1000pF, RX = 10k Power Dissipation Capacitance (Notes 5, 6) HCT TYPES Propagation Delay, Trigger A, B, R to Q Propagation Delay, Trigger A, B, R to Q Propagation Delay, R to Q Propagation Delay, R to Q Output Transition Time tPLH CL = 50pF CL = 15pF tPHL CL = 50pF CL = 15pF tPLH tPHL tTLH, tTHL CL = 50pF CL = 50pF CL = 50pF 4.5 5 4.5 5 4.5 4.5 2 4.5 6 Input Capacitance Pulse Width Match Between Circuits in the Same Package CX = 1000pF, RX = 10k Power Dissipation Capacitance (Notes 5, 6) NOTES: 5. CPD is used to determine the dynamic power consumption, per multivibrator. 6. PD = (CPD + CL) VCC2 fi + where fi = input frequency, fo = output frequency, CL = output load capacitance, VCC = supply voltage. CPD CIN 4.5 to 5.5 5 18 14 2 42 34 38 37 75 15 13 10 43 95 19 16 10 63 51 57 56 110 22 19 10 ns ns ns ns ns ns ns ns ns pF % CPD CIN 4.5 to 5.5 5 MIN TYP 2 MAX 160 32 27 180 36 31 75 15 13 10 -40oC TO 85oC MIN MAX 200 40 34 225 45 38 95 19 16 10 -55oC TO 125oC MIN MAX 240 48 41 270 54 46 110 22 19 10 UNITS ns ns ns ns ns ns ns ns ns pF %

PARAMETER Propagation Delay, R to Q

SYMBOL tPLH

TEST CONDITIONS CL = 50pF

166

pF

166

pF

CD74HC221, CD74HCT221 Test Circuits and Waveforms


trCL CLOCK 90% 10% tfCL tWL + tWH = I fCL VCC 50% 10% tWL 50% 50% GND tWH CLOCK trCL = 6ns tWL + tWH = tfCL = 6ns 2.7V 0.3V I fCL 3V 1.3V 0.3V tWL 1.3V 1.3V GND tWH

NOTE: Outputs should be switching from 10% VCC to 90% VCC in accordance with device truth table. For fMAX, input duty cycle = 50%. FIGURE 1. HC CLOCK PULSE RISE AND FALL TIMES AND PULSE WIDTH

NOTE: Outputs should be switching from 10% VCC to 90% VCC in accordance with device truth table. For fMAX, input duty cycle = 50%. FIGURE 2. HCT CLOCK PULSE RISE AND FALL TIMES AND PULSE WIDTH

tr = 6ns INPUT 90% 50% 10%

tf = 6ns VCC

tr = 6ns INPUT GND 2.7V 1.3V 0.3V

tf = 6ns 3V

GND tTLH 90%

tTHL

tTLH 90% 50% 10% tPHL tPLH

tTHL

INVERTING OUTPUT

INVERTING OUTPUT tPHL tPLH

1.3V 10%

FIGURE 3. HC TRANSITION TIMES AND PROPAGATION DELAY TIMES, COMBINATION LOGIC

FIGURE 4. HCT TRANSITION TIMES AND PROPAGATION DELAY TIMES, COMBINATION LOGIC

CD74HC221, CD74HCT221 Typical Performance Curves


685 RX = 10K VCC = 5V tW, PULSE WIDTH (s) 680 K FACTOR 0.9 HCT 0.8 CX = 1F 675 RX = 10K TA = 25oC

670

0.7

665 -75 -50 -25 0 25 50 75 100 125 150 175 TA, AMBIENT TEMPERATURE (oC)

0.6 0 2 4 6 VCC, SUPPLY VOLTAGE (V) 8 10

FIGURE 5. HC/HCT221 OUTPUT PULSE WIDTH vs TEMPERATURE

FIGURE 6. HC/HCT221 K FACTOR vs SUPPLY VOLTAGE

106 105 tW, PULSE WIDTH (s) 104 103 102 10 1 0.1 10 RX = 100K RX = 50K RX = 10K RX = 2K VCC = 2V tW, PULSE WIDTH (s)

106 VCC = 4.5V 105 104 103 102 10 1 0.1 102 103 104 105 106 107 108 10 102 103 104 105 106 107 108 CX, TIMING CAPACITANCE (pF) CX, TIMING CAPACITANCE (pF) RX = 100K RX = 50K RX = 10K RX = 2K

FIGURE 7. HC221 OUTPUT PULSE WIDTH vs CX

FIGURE 8. HC/HCT221 OUTPUT PULSE WIDTH vs CX

Typical Performance Curves


685 RX = 10K VCC = 5V tW, PULSE WIDTH (s) 680

(Continued)

RX = 10K TA = 25oC 0.9 CX = 1F K FACTOR HCT 0.8

675

670

0.7

665 -75 -50 -25 0 25 50 75 100 125 150 175 TA, AMBIENT TEMPERATURE (oC)

0.6 0 2 4 6 VCC, SUPPLY VOLTAGE (V) 8 10

FIGURE 5. HC/HCT221 OUTPUT PULSE WIDTH vs TEMPERATURE


106 VCC = 6V 105 tW, PULSE WIDTH (s) 104 103 102 10 1 0.1 10 102 103 104

FIGURE 6. HC/HCT221 K FACTOR vs SUPPLY VOLTAGE

RX = 100K RX = 50K RX = 10K RX = 2K

105

106

107

108

CX, TIMING CAPACITANCE (pF)

FIGURE 9. HC221 OUTPUT PULSE WIDTH vs CX

10

IMPORTANT NOTICE Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TIs standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE (CRITICAL APPLICATIONS). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMERS RISK. In order to minimize risks associated with the customers applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TIs publication of information regarding any third partys products or services does not constitute TIs approval, warranty or endorsement thereof.

Copyright 1999, Texas Instruments Incorporated

This datasheet has been downloaded from: www.DatasheetCatalog.com Datasheets for electronic components.

Das könnte Ihnen auch gefallen