Sie sind auf Seite 1von 125

LECTURE SUPPLEMENT #3 . . .

[LS #3]
CHAPTER #03

Bipolar Junction Transistor
Models and Biasing Circuits





Dr. John Choma
Professor of Electrical Engineering
University of Southern California
Ming Hsieh Department of Electrical Engineering
University Park: Mail Code: 0271
Los Angeles, California 900890271
2137404692 [USC Office]
2137407581 [USC Fax]
8183841552 [Cell]
johnc@usc.edu


PRELUDE:
In this chapter, we develop the circuit level models and study the associated volt-ampere
characteristics of the bipolar junction transistor (BJT). Although these models are not defini-
tively derived, the physical properties on which they are premised are discussed thoroughly.
These discussions are couched in a largely engineering fashion that exploits many of the pre-
cepts set forth in the preceding chapter on semiconductor PN junction diodes. The models and
their engineering implications are then used to forge practical network topologies and
corresponding design guidelines for bipolar technology biasing circuits.
June 2013
Chapter 3 BJ T Models &Biasing

- 188 -
3.1.0. INTRODUCTION
The successful realization of reliable and reproducible analog signal processors that
boast predictable I/O performance relies on the availability of meaningful and mathematically
tractable circuit level models for the active devices utilized in these networks. The electrical
properties that these models must emulate include both the static and high frequency volt-ampere
characteristics, as well as the impact exerted on these characteristics by device operating
temperature. The formulation and application of accurate models capable of relating observable
electrical performance to pertinent physical phenomenology comprise daunting challenges in
light of the complexities of semiconductor device physics and the somewhat vagarious nature of
integrated circuit processing. The use of supremely accurate device models can be relegated to
definitive computer-aided circuit investigations. Nevertheless, the models exploited by circuit
designers in pre-computer-aided studies must be sufficiently comprehensive to convey an in-
sightful understanding of the relationship between the performance characteristics of the devices
and the circuit topologies configured in a design exercise.
In this chapter, we focus our attention on the silicon monolithic bipolar junction transis-
tor (BJT). Our circuit level ruminations span understanding BJT performance at high signal
frequencies through formulating efficient and reliable biasing for linear signal processing
applications.

Figure (3.1). (a). The schematic symbol and simplified cross section of the NPN bipolar junction transistor
(BJT). (b). Schematic symbol and simplified physical abstraction of the PNP BJT. The cross
section diagrams are not drawn to scale.
BJTs come in two flavors: NPN and PNP. In Figure (3.1a), we display the schematic
symbol and simplified cross section of the NPN bipolar junction transistor, which is the principle
E
E
C
C
B B
Emitter
(N+)
Base
(P)
Collector
(N)
V
e
V
c
+

+

+ V
e
+ V
c
(a).
E
E
C
C
B B
Emitter
(P+)
Base
(N)
Collector
(P)
V
e
V
c

+
+ V
e
+ V
c
(b).
X
e
X
b
X
c
X
w
X
w
+ V
b
+ V
b
Chapter 3 BJ T Models &Biasing

- 189 -
type of BJT exploited in the signal flow paths of broadband analog networks. Figure (3.1b) ab-
stracts the PNP transistor. In each of these devices, a BJT is seen as an amalgam of two PN
junction diodes, which arguably suggests the prudence of the time we devoted to studying the PN
junction diode in the preceding chapter. As is evident in the figure at hand, one of the two dio-
des implicit to a BJT is formed by the emitter and base semiconductor volumes, while the other
is fashioned with the collector and base regions.
In each of the transistors depicted in Figure (3.1), the emitter region is very heavily
doped to an impurity concentration approaching the solid solubility limit of silicon; that is, the
doping concentration is very nearly the maximum that can be received by silicon. The average
dopant concentration in the base layer is typically five to six orders of a magnitude less than that
of the emitter, while the collector is doped to an impurity concentration that is one or two orders
of a magnitude less than that of the base. For minimal geometry transistors intended for high fre-
quency circuit applications, the emitter length, X
e
, is generally under a micron, the base width,
X
b
, is two-tenths of a micron or smaller, and the collector length, X
c
, is often as large as tens of
microns. On the other hand, the feature thickness, X
w
, of the transistor is generally under a mi-
cron, and the thickness, say W
b
(dimension perpendicular to the page face), which is a designable
geometric parameter in integrated circuit design, is at least as large as X
w
. In monolithic
technologies, the geometric parameter, W
b
, is commonly referred to as the emitter finger length.
It is worthwhile recanting that a micron (m) is 10
4
cm, and the average thickness of a human
hair is around 75 m. Thus, the width if a typical BJT base is less than (1/375)
th
the thickness of
an average human hair, which this author used to have in abundance.
The PN junction diode studied in the preceding chapter is a two-terminal element for
which only a single current and a single voltage are necessary to define its volt-ampere proper-
ties. In contrast, the BJT is fundamentally a three-terminal device (actually four terminals in its
monolithic embodiment, which entails a substrate that is not shown in the subject figure) for
which at least two independent voltages and two independent currents are required to character-
ize its electrical behavior. In the NPN structure of Figure (3.1a), one of the current variables is
the emitter current, I
e
, which is displayed as a positive current flowing out of the transistor. Posi-
tive collector current and base current, I
c
and I
b
, respectively, flow into the device. On the other
hand, the PNP device shows positive emitter current as flowing into the transistor and positive
collector and base currents flowing out of the device. In both cases, Kirchhoff happily radiates
e c b
I I I , = + (3-1)
which affirms that only two of the three transistor terminal currents are independent electrical
variables.
The diagrams in Figure (3.1) also delineate an internal emitter-base junction voltage,
V
e
, and an internal base-collector junction voltage, V
c
. Both of these voltages are interpreted as
positive variables when the potential on the p-side of the applicable junction is larger than the
potential on the n-side. The resultant internal collector to emitter voltage, V
b
, of the NPN transis-
tor is
b e c
V V V . = (3-2)
An identical voltage relationship applies for the emitter to collector voltage of the PNP device.
3.2.0. EBERS-MOLL MODEL
To first order, the static volt-ampere characteristics of either an NPN or a PNP bipolar
Chapter 3 BJ T Models &Biasing

- 190 -
junction transistor follow the dual Ebers-Moll relationships
[1]
,
c cc rr bc
b be bc
I I I I
,
I I I
=
= +
(3-3)
which by (3-1) implies an emitter current, I
e
, of
e c b cc rr be
I I I I I I . = + = + (3-4)
In (3-3), current I
cc
is given by
e f T e f T
V n V V n V
cc e s s
I A J 1 I 1 , e e
| | | |
= =
| |
| |
\ . \ .
(3-5)
where
e b w
A W X = (3-6)
is the carrier injection area of the emitter-base junction. Like the injection area of a PN junction
diode, A
e
is the cross section area pierced by mobile charge carriers that are motivated to pene-
trate the junction interface between the emitter and base volumes. Continuing with (3-5), J
s
is
the saturation current density of the transistor, I
s
= A
e
J
s
is the corresponding saturation current,
and n
f
is the injection coefficient of the emitter-base junction. Finally,
j
T
kT
V
q
= (3-7)
is our familiar Boltzmann voltage, with T
j
representing the absolute temperature of the emitter-
base junction. The saturation current density, J
s
in (3-5), and hence the actual saturation current,
I
s
, is strongly affected by the operating temperature of the junction. As witnessed in conjunction
with PN junction diodes, the numerical value of J
s
nominally doubles to quadruples for each ten
degrees centigrade rise in the operating temperature of the emitter-base PN junction.
The current component, I
cc
, in (3-3) through (3-5) is known as the forward transport
current of the BJT. When the emitter-base junction of an NPN device is suitably forward biased
(V
e
> 0), electrons from the emitter are injected into the base region. In tandem with this elec-
tron transport, holes are injected from the base to the emitter. However, the junction current
manifested by injected holes is smaller than is the junction current arising from injected electrons
because the emitter region is doped to a concentration that is far larger than the impurity
concentration indigenous of the base dopant. The phrase, suitably forward biased, is taken to
mean that in addition to the requirement of a positive junction voltage, V
e
must be at least as
large as the turn on, or threshold, voltage, V
eon
, of the emitter-base junction. We recall that for a
junction of p-type and n-type silicon semiconductors, this threshold voltage is about 700 mV.
Our tacit examination of (3-3) and (3-4) confirms that I
cc
is a component of collector
current I
c
and emitter current I
e
, but it does not contribute to base current I
b
. We can therefore
attribute the forward transport current of an NPN transistor to those electrons that are injected
into the base region from the emitter site and thence swept from the base and into the collector.
Thus, once the injected charges are transported to the collector volume, no net change in charge
is incurred in the base due to the forward transport current. Accordingly, the physical mechan-
isms contributing to current I
cc
do not influence the measurable base current, I
b
.
The transport from emitter to collector of injected minority carriers in the base is ren-
dered plausible and likely by the relatively low impurity concentration and narrowness of the
base region. In particular, low base region doping tends to limit the level to which base region
holes can recombine with injected electrons therein. There simply is insufficient numbers of free
Chapter 3 BJ T Models &Biasing

- 191 -
base region holes to recombine with a significant percentage of electrons injected from the emit-
ter. Such global transport is further encouraged by the built-in potential manifested at the base-
collector junction, which effectively acts as an intrinsic junction reverse bias. This potential
gives rise to an intrinsic field, directed from the collector to the base, which attracts to the collec-
tor the minority carriers (electrons in an NPN device) within the narrow confines of the base vo-
lume. An additional reverse bias (V
c
< 0) imposed by external means across the base-collector
junction serves to further promote the likelihood of emitter to collector charge transport.
Most of the carrier injection across the forward biased emitter-base junction of an NPN
BJT is comprised of electrons. Nonetheless, a comparatively low level of hole injection from
base to emitter prevails, thereby giving rise to a base and emitter current manifested by injected
holes. Analogous base and emitter current components are realized in NPN transistors from the
recombination of injected electrons with base region holes. And like the former current compo-
nent, this recombination component is limited by the relatively low dopant concentration in, and
narrowness of, the base volume. The net current arising from hole injection and hole-electron
recombination mechanisms arising from a forward biased emitter-base junction is I
be
, which is
given by
( ) ( )
e f T e f T
V n V V n V
cc e s s
be
f f f
I A J I
I 1 1 .

e e = = = (3-8)
The fact that the form of this expression mirrors the static volt-ampere relationship of a tradi-
tional diode is hardly surprising in that the emitter and base volumes shown in Figure (3.1) coa-
lesce to form a classic PN junction diode. The effective saturation current of this intrinsic diode
is I
s
/
f
. In concert with our discussion herewith, we note in (3-3) and (3-4) that current I
be
af-
fects only the BJT base and emitter currents. In (3-8),
f
, the forward short circuit (meaning V
c
=
0) base to collector transport current transfer ratio, is generally of the order of one hundred in
conventional bipolar processing technologies. It is important that we understand that whether
through hole injection or via hole-electron recombination, current I
be
reduces the number of in-
jected carriers available for ultimate transport into the collector. Thus, for example, the implica-
tion of
f
= 100 in (3-8) is a net emitter to collector transport current loss, or reduction, of 1%.
Returning to (3-3) and (3-4), the current component, I
rr
, is given by
( ) ( )
c r T c r T
V n V V n V
rr e s s
I A J 1 I 1 , e e = = (3-9)
while current I
bc
is
( ) ( )
c r T c r T
V n V V n V e s s rr
bc
r r r
A J I I
I 1 1 .

e e = = = (3-10)
With V
c
> V
con
, which denotes the threshold voltage of the base-collector junction diode, majority
carriers in the collector region are injected into the base region where they become minority
carriers. Recombination in this so-called reverse direction is more probable than in the formerly
considered forward direction because the base region is doped to a higher impurity concentration
than is the collector. Current I
bc
reflects this reverse recombination phenomena, as well as the
effects of holes injected into the collector across a forward biased base-collector junction.
Parameter
r
is the reverse short circuit (meaning V
e
= 0) base to emitter transport current trans-
fer ratio. Owing to the likelihood of enhanced recombination in reverse operation,
r
is substan-
tially smaller than is its forward counterpart,
f
. The current, I
rr
, represents the effects of
collector-injected minority carriers that are swept from the base and into the emitter by the built-
in potential at the emitter-base junction or by an imposed reverse bias therein. In (3-9) and (3-
10), n
r
is the injection coefficient of the base-collector PN junction. Generally, n
r
and n
f
in (3-5)
Chapter 3 BJ T Models &Biasing

- 192 -
and (3-9) are taken as identical constants. Both of these metrics are only slightly larger than un-
ity.
Similar statements can be proffered for the current components, I
cc
, I
rr
, I
be
, and I
bc
, of a
PNP bipolar junction transistor. In the PNP device, I
cc
and I
rr
are measures of injected holes that
are transported from emitter to collector and from collector to emitter, respectively. Similar to
the NPN device, I
be
represents the recombination and base to emitter electron injection current.
In the PNP case, recombination is attributed to base region electrons that recombine with holes
injected from the emitter. On the other hand, I
bc
is the current arising from base region electrons
that recombine with holes injected into the base from the collector. Current I
bc
also reflects elec-
tron injection into the collector across a forward biased base-collector junction.
3.2.1. PHYSICAL INTERPRETATION OF THE EBERS-MOLL MODEL
Before proceeding further, an engineering discussion of the salient physical features of
the four bipolar currents, I
cc
, I
be
, I
rr
, and I
bc
may prove useful to the goal of assimilating a tho-
rough understanding of BJT operation. To this end, we shall focus on the NPN embodiment in
Figure (3.1a), with the understanding that subject to an interchange of the charge terms, hole
and electron, and a few other clarion changes, our discourse applies equally well to PNP BJTs.
(1). In the so-called normal forward, or normal active, mode of BJT operation, we forward bias
the emitter-base junction through the application of an external static voltage that forces the
emitter-base junction potential, V
e
, to exceed its threshold level, V
eon
. We should interject
that prior to any applied biasing voltage, the emitter, base, and collector regions lie in an
equilibrium state that is characterized by charge neutrality. In addition to forward biasing
the emitter-base junction, we apply a zero or reverse bias across the base-collector PN junc-
tion. Even at zero base-collector junction bias, we know from our PN junction diode studies
that a built-in junction potential and corresponding electric field, directed from the collector
to the base, is established at equilibrium. The intensity of this field, which increases with
imposed reverse bias across the base-collector junction, exerts an attractive force on those
electrons that are injected into the base volume from the emitter region. Thus, most of the
electrons that find themselves proximate to the geometric base-collector junction are likely
to be sucked into, and ultimately transported through, the collector.
(2). A forward bias applied across the emitter-base junction facilitates the injection of electrons
from the emitter volume to the base region. Accompanying this electron injection is hole
injection from the base to the emitter volumes. However, electron injection dominates over
its hole counterpart due to the fact that the emitter volume is far more heavily doped with
donor impurities than the base is doped with acceptor atoms. Nevertheless, for every hole
that relocates from the base to the emitter, the initial charge neutrality is upset in both the
base and the emitter regions. The departed positively charged holes leave behind a net
negative ionic charge owing to acceptor donor atoms that have graciously allowed their va-
lence band holes to vacate and seek their electronic fortune elsewhere. We may restore
charge neutrality in the base by extracting electrons from the base through the base terminal.
This electron extraction gives rise to a current flowing into the base. In the emitter, each in-
jected hole increases the charge therein by an amount that is effectively equal to a positive
electron. We may therefore restore emitter charge neutrality by providing the emitter region
with a suitable number of electrons, thereby establishing a current flowing out of the emit-
ter.
(a). However, it is far more likely that hole-electron recombination occurs in the emitter,
Chapter 3 BJ T Models &Biasing

- 193 -
because the emitter is doped so heavily with donor atoms. Under the recombination
scenario, injected holes are effectively eaten by electrons, thereby neutralizing the in-
jected hole charge. But nonetheless, the electrons that recombine with the injected hole
comprise lost negative charge that leaves in its wake positively charged, ionized donor
atoms. This positive charge can be neutralized in a fashion that is similar to the
aforementioned electrons being inserted into the emitter volume through the emitter
terminal. Of course, the current resulting from these inserted electrons flows out of the
emitter lead.
(b). In summary, hole injection from the base to the emitter manifests a base current flow-
ing into the base region. This current reestablishes charge neutrality in the base by
extracting electrons to cancel the negative ionic charge left in the wake of hole injec-
tion. Once the holes reach the emitter volume, emitter current flows out of the emitter
to sustain charge neutrality. This situation is true whether recombination, which is the
likely event, takes place or whether the hole avoids recombination and magically sur-
vives in the emitter volume. In either case, electrons must be brought in either to re-
place the electrons that recombine with injected holes or to offset the positive charge of
holes that steadfastly elude being eaten by electrons.
(3). For electrons that find themselves injected into the base, three issues are immediately
interesting. The first and most obvious of these issues is that the emitter volume is now
charged positively by the loss of those injected electrons. This charge must be neutralized
by inserting electrons into the emitter, thereby bringing about a current that flows out of the
emitter terminal. In the base region, where there are injected electrons, two possible
circumstances prevail. First, electrons can recombine with holes in the base, thereby requir-
ing, in the interest of sustaining charge neutrality, electrons to be extracted through the base
contact and lead. Resultantly, a base current is caused to flow into the base region. But the
second circumstance is more likely. This is to say, that as opposed to recombination, in-
jected electrons are likely to be transported across the base and thence into the collector vo-
lume. Our view that this second situation is more likely than hole-electron recombination
derives from the fact that there are simply not a lot of holes in the base that can capture swift
moving electrons (electrons boast high mobility) for recombination purposes. Moreover, the
base is a very thin region, which is to say, that as soon as injected electrons navigate through
the emitter-base transition layer, they likely experience the influence of the attractive force
associated with the collector to base electric field established in the base-collector depletion
zone. In either the recombination or the transport case of emitter-injected electrons, a cur-
rent flows out of the emitter. Under the less likely recombination scenario, charge neutrality
is restored by extracting electrons from the base volume, thereby incurring base current flow
into the base region. In the transport situation, no base current is needed to sustain charge
neutrality in the base, since injected electrons are themselves extracted by their field-in-
duced transport into the collector. In this latter case, electrons must be extracted from the
collector, which means that collector current flows into the collector volume.
(4). The preceding two items pertain exclusively to the forward active situation that is defined
by a forward biased emitter-base junction and a base-collector junction that is not forward
biased. The engineering consideration of this particular operational state leads to the
following conclusions.
(c). First, current I
be
is a current that, in concert with (3-3) and (3-4), affects only the net
emitter and base currents. It is caused by hole recombination with emitter electrons
that are injected from the emitter to the base, electron recombination with holes injected
Chapter 3 BJ T Models &Biasing

- 194 -
from the base to the emitter, and/or holes injected from the base into the emitter, where
they survive without recombining with emitter region electrons.
(d). Second, I
cc
is a forward transport current that, in accord with (3-3) and (3-4), affects
only the emitter and the collector currents. It is manifested by electrons that are in-
jected from the emitter to the base and are then transported completely through the base
volume and into the collector.
(e). We can now appreciate the significance of the forward beta,
f
. Since, I
be
= I
cc
/
f
, (1/
f
)
is indicative of the percentage of the forward transport current that is effectively lost
through hole-electron recombination.
(5). A similarly experiential discovery of the significance of current components I
rr
and I
bc
re-
quires the consideration of a transistor operated in so-called inverse mode. This mode is the
converse of the forward active condition in that now, we forward bias the base-collector
junction, while applying zero or reverse bias across the emitter-base junction. In other
words, the inverse mode can be thought of as the operating condition that happens when the
collector and emitter leads are interchanged. The current conditions that apply in inverse
mode are simply the reverse of those that have been delineated for the forward active condi-
tion. In other words, instead of electron injection from emitter to base, we now observe
electron injection from the collector to the base. The details are left as an exercise for the
reader but in summary, the following statements can be made.
(f). Current I
bc
is a current that, in concert with (3-3) and (3-4), affects only the collector
and base currents. It is caused by hole recombination with electrons that are injected
from the collector to the base and/or electron recombination with holes injected from
the base to the collector. Hole recombination with injected electrons is the more likely
scenario in that the base region is more heavily doped with acceptor atoms than the
collector volume is doped with donor impurities. Stated quite simply, electrons coming
across from the lightly doped collector encounter a relatively dense sea of base region
holes that are hungry for oppositely charged electrons.
(g). Current I
rr
is a reverse transport current that, in accord with (3-3) and (3-4), affects only
the collector current and the emitter current. It is manifested by electrons that are in-
jected from the collector -to- the base and are then transported completely through the
base volume and into the emitter. However, the efficiency of this reverse transport is
dubious owing to the relatively high density of free holes in the base. In addition, the
extremely dense concentration of free electrons in the emitter sets up a barrier for base
region electrons that effectively retards and discourages their attraction by the emitter.
(h). Since, I
bc
= I
rr
/
r
, (1/
r
) is indicative of the factor of the reverse transport current that is
lost through hole-electron recombination. Because of the dense hole population in the
base and the extremely dense population of free electrons in the emitter volume, reverse
beta
r
is invariably much smaller than
f
. Indeed,
r
can be smaller than unity, which
is indicative of a recombination current component that is larger than the reverse trans-
port current component.
It is worth underscoring that each of the four current components in the Ebers-Moll
model of a bipolar junction transistor is directly proportional to the saturation current density, J
s
.
Recall that J
s
increases dramatically with the operating temperature of the emitter-base junction.
Thus, all three transistor currents emitter current I
e
, collector current I
c
, and base current I
b
are
vulnerable to device temperature increases if the emitter-base and base-collector junction poten-
tials, V
e
and V
c
, respectively, are held fast over temperature. The design lesson we learn from
this argument is that temperature insensitivity in bipolar networks requires circuit designs for
Chapter 3 BJ T Models &Biasing

- 195 -
which V
e
and/or V
c
are allowed to decrease appropriately to compensate for the increased cur-
rents incurred by junction temperature rises.
We should additionally note that all of the Ebers-Moll current components are directly
proportional to the emitter-base junction area, A
e
. This circumstance means that for fixed values
of the junction potentials, V
e
and V
c
, the emitter, base, and collector currents scale linearly with
emitter-base junction area. Assume, for example, that the second of two identical transistors has
a junction area that is K-times that of the first transistor and that both transistors are excited by
identical emitter-base and base-collector junction potentials. Both transistors therefore exhibit
the same current densities despite the fact that the second transistor conducts emitter, base, and
collector currents that are respectively K-times larger than the corresponding currents of the first
device. Since the internal self-heating caused by current conduction is intimately related to cur-
rent density, as opposed to actual current level, the proper scaling of monolithic transistors can
circumvent performance problems that may be incurred by excessive on-chip thermal gradients.
In short, we need fat transistors when large currents must be conducted, just as we require thick
wires to power high current appliances, such as microwave ovens and electric clothes dryers.
3.2.2. SILICON GERMANIUM HETEROJUNCTION BJT
The bipolar transistors addressed at this juncture are exclusively conventional, so-called
homojunction, BJTs. A popular alternative to the BJT homojunction is the silicon germanium
(SiGe) heterojunction bipolar transistor (HBT)
[2],[3]
. Its popularity stems fundamentally from its
ability to process ultra high frequency signals. Indeed, SiGe HBTs offer short circuit, or Norton,
current gains whose magnitudes do not degrade to unity until several hundreds of gigahertz
1
.
This capability compares quite favorably with the frequency attributes of homojunction devices
for which unity gain frequencies are at best several tens of gigahertz.
In an NPN SiGe HBT, silicon semiconductor is deployed for the emitter and collector
regions, while the base volume is formed of germanium. The basic Ebers-Moll model remains
applicable for these new generation bipolar transistors. However, the physical implications of
the emitter-base heterojunction give rise to significant performance ramifications at the circuit
level. On notable performance difference between an NPN BJT homojunction and an NPN SiGe
heterojunction derives from the fact that silicon boasts a larger bandgap potential than does
germanium. The bandgap disparity between the emitter and base volumes serves to lower the
potential barrier that electrons must overcome if they are to succeed in being injected into the
base when a suitable forward bias is applied to the emitter-base junction. Simultaneously, the
subject bandgap disparity actually raises the potential barrier that holes must overcome if they
are to be injected into the emitter. In a word, the emitter-base heterojunction facilitates emitter to
base electron injection, but it makes it harder to effect hole injection from the germanium base
volume into the silicon emitter region. The relevant immediate impact is that for a given emitter-
base junction forward bias, current I
be
is reduced because hole injection from the base to the
emitter is virtually eliminated. Current I
be
therefore becomes almost exclusively a recombination
current. But since recombination is minimal for a thin base, parameter
f
in (3-8) is rendered
very large. In particular, it is two to five times larger than the nominal 100 or so quoted for
parameter
f
in a conventional transistor. This parametric enhancement is important because, as
we shall learn shortly,
f
is a measure of the achievable gain (and of numerous other performance
metrics) for an electronic network realized in bipolar technology.

1
We shall have much more to say about the unity gain frequency metric of a BJT later in this chapter.
Chapter 3 BJ T Models &Biasing

- 196 -
A second feature of a SiGe HBT is that the germanium base is not doped uniformly
with acceptor impurities. Instead, the base impurity profile is monotonically graded from a
maximum level at the emitter-base junction to a minimum concentration at the base-collector
junction. This impurity grading manifests a drift field within the base that enhances the mobility
of electrons injected into the base from the emitter. This mobility enhancement supports the
very high, short circuit, unity gain frequencies of SiGe HBTs. Aside from facilitating very wide-
band frequency responses in SiGe HBT circuits, the aiding of injected electron transport further
supports the minimization of base region hole-electron recombination and therefore a maximiza-
tion of the value of the gain measure,
f
.
The advantages of a SiGe heterojunction over a counterpart BJT homojunction transis-
tor continue. The fact that electron injection from the emitter to base is facilitated in SiGe means
that the average dopant concentration in the base, which is kept relatively low to enable efficient
carrier injection from the emitter to the base, can be made an order of magnitude or two larger
than it is in a conventional BJT. The immediate impact of a large average dopant level in the
base is that it reduces the base resistance of a BJT. The last contention follows from the fact that
resistance in general is directly proportional to resistivity, which in turn is inversely related to
dopant concentration. A small base resistance is a significant attribute because it postures at
least four circuit level advantages. First, small base resistance reduces the equivalent input noise
voltage, which quantifies the smallest possible signal voltage amplitude that can be distinguished
by the amplifier from electrical noise and therefore reliably processed. Second, it improves vol-
tage gain in that the available gain of several BJT configurations is inversely related to the sum
of the Thvenin signal source resistance and the transistor base resistance. Third, small base
resistance supports higher bandwidth frequency responses whenever the net effective capacitance
observed between the base terminal and ground significantly limits the observed bandwidth. As
we explore later in this text, circuit bandwidth is intimately related to the sum of the capacitive
constants established in the considered network. At the base port of a BJT, the capacitive time
constant turns out to be the product of the capacitance developed at this port and a resistance
function that is proportional to the aforementioned sum of Thvenin signal source and base resis-
tances. Finally, a small base resistance minimizes an annoying phenomenon known as base
conductivity modulation. We shall ultimately demonstrate that such modulation produces a
resistance across the output ports of many amplifiers realized in BJT technology. This incurred
resistance serves to reduce the achievable voltage gain, as well as incur other performance detri-
ments.
The general impression we should carry away from the foregoing discourse is that SiGe
HBT technology offers significant performance advantages over most conventional BJT
homojunction networks. This opinion is particularly true in the modern epitaxial processing era
that succeeds in realizing SiGe HBTs with insignificant manufacturing cost penalties. But there
is at least one disadvantage to SiGe technology. In particular, the larger potential barrier effected
for hole injection from base to emitter, along with the larger average impurity concentration in
the germanium base gives rise to an emitter-base junction turn on potential that is at least 800 mV
or so. This 100 mV or so larger than conventional silicon junction turn on voltage means that
supply line voltages for SiGe devices may need to be larger than the supply voltages adopted for
conventional BJTs. While this detriment may prove insignificant for many prudently designed
circuits, it does generally bode poorly for the electronic portability culture in which we are all
immersed.
Chapter 3 BJ T Models &Biasing

- 197 -
3.2.3. CIRCUIT LEVEL INTERPRETATION OF EBERS-MOLL MODEL
In consideration of the fact that both the emitter-base and base-collector junctions of a
BJT(inclusive of SiGe) are PN junction diodes, the circuit level interpretation of (3-3) and (3-4)
are the NPN and PNP model topologies offered in Figure (3.2). In these topologies, diode DBE
represents the emitter-base junction diode, while DBC recognizes the base-collector junction as a
semiconductor diode. A trivial model modification, which derives from (3-8) and (3-10), ap-
pears in Figure (3.3). In particular, (3-8) shows that the forward transport current, I
cc
, can be
written as I
cc
=
f
I
be
. The forward transport component, I
cc
, of the collector current can therefore
be represented as a current controlled current source that is controlled by the current, I
be
, which
is conducted by diode DBE. Analogously, (3-10) implies I
rr
=
r
I
bc
, thereby suggesting that the
reverse transport component, I
rr
, of the collector current can be represented as a current con-
trolled current source that is controlled by the reverse base current component, I
bc
, which flows
through diode DBC.

Figure (3.2). (a). Ebers-Moll model of the NPN bipolar junction transistor. (b). Ebers-Moll model of the PNP
bipolar junction transistor.
It is instructive to study the Ebers-Moll equations for the two special cases of V
e
= 0
and V
c
= 0, which implies a short circuit imposed across the base-collector junction. For exam-
ple, with V
c
= 0, (3-9) and (3-10) give I
rr
= 0 and I
bc
= 0, whence by (3-3) and (3-4),
( ) ( )
b be
c cc f be f b
e cc be f be f b
I I
I I I I .
I I I 1 I 1 I
=
= = =
= + = + = +
(3-11)
Equation (3-11) produces the circuit interpretation in Figure (3.4a), where the voltage, V
e
, of the
indicated battery is presumed larger than the threshold voltage, V
eon
, of the emitter-base PN junc-
I
cc
I
cc
Base
Base
Collector
I
be
I
e
I
e
V
e
+

+
+
I
bc
I
b
I
b
I
c
V
b
V
e

+
Collector
+
I
c
V
b

Emitter

Emitter
(a).
Base
I
b
V
e

Collector

I
c
V
b
+
+
Emitter
(b).
DBE
D
B
C
I
rr
I
rr
I
cc
Base Collector
I
be
I
e
I
e
V
e

+
I
bc
I
b
I
c
V
b
+
Emitter
DBE
D
B
C
I
rr
Chapter 3 BJ T Models &Biasing

- 198 -
tion. The condition, V
e
> V
eon
, ensures measurable and positive emitter and base currents in the
transistor. The diagram in Figure (3.4a) underscores the logic of referring to parameter
f
as a
short circuit (meaning V
c
= 0) base to collector current transfer ratio in that the ratio, I
c
/I
b
, of
collector to base currents in the subject circuit is clearly
f
I
be
/I
be
=
f
. We also note a resultant
ratio of collector current to emitter current of

Figure (3.3). (a). Alternative Ebers-Moll model of the NPN bipolar junction transistor. (b). Alternative
Ebers-Moll model of the PNP bipolar junction transistor.
c
f
c
f
e f
V 0

I
,
I 1
=
=
+
(3-12)

Figure (3.4). (a). An NPN bipolar junction transistor operated with a forward biased
emitter-base junction and a short circuited base-collector junction. Voltage
V
e
is presumed to be at least as large as the threshold voltage of the emitter-
base diode. (b). An NPN BJT operated with a forward biased base-
collector junction and a short circuited emitter-base junction. Voltage V
c
is
at least as large as the threshold voltage of the base-collector diode.
J
f be
I
Base
Base
Collector
I
be
I
e
I
e
V
e
+

+
+
I
bc
I
b
I
b
I
c
V
b
V
e

+
Collector
+
I
c
V
b

Emitter

Emitter
(a).
Base
I
b
V
e

Collector

I
c
V
b
+
+
Emitter
(b).
DBE
D
B
C
J
r bc
I
Base Collector
I
be
I
e
I
e
V
e

+
I
bc
I
b
I
c
V
b
+
Emitter
DBE
D
B
C
J
f be
I J
r bc
I
+
-
V
e

J
f be
I
( +1)I J
f be
I
be
(a).
+
-
V
c

J
r bc
I
( +1)I J
r bc
I
bc
(b).
Chapter 3 BJ T Models &Biasing

- 199 -
where parameter
f
is commonly referred to as the short circuit emitter to collector current trans-
fer ratio. This parameter is a measure of the extent of forward recombination in that (3-12)
makes clear that the amount of emitter current that does not materialize as collector current and
is therefore lost in recombination, is (1
f
)I
e
. For large
f
and therefore for
f
approaching un-
ity, forward recombination in the base volume is minimal.
In contrast, with V
e
= 0, I
cc
in (3-5) and I
be
in (3-8) are null and resultantly,
( ) ( )
b bc
c rr bc r bc r b
e rr r bc r b
I I
I I I 1 I 1 I .
I I I I
=
= = + = +
= = =
(3-13)
The last result begets the circuit level representation in Figure (3.4b) in which the voltage, V
c
,
applied from the base to the collector is presumed to be at least as large as V
con
, the threshold
voltage of the base-collector diode. We observe in (3-13) that while the base current remains
positive and therefore flows into the base of the NPN transistor, the collector and emitter currents
are negative quantities. Consequently, the collector current now flows out of the collector, while
emitter current flow is into the transistor emitter terminal. In the circuit diagram at hand,
parameter
r
is recognized as the magnitude of the base to emitter current transfer ratio. The
indicated positive value of the applied voltage V
c
serves to inject carriers from the collector to
the emitter. Most of these injected carriers recombine with holes in the base, while others are
transported to the emitter to establish the current,
r
I
b
. The resultant ratio of emitter current to
collector current is
e
e r
r
c r
V 0
I
.
I 1
=
=
+
(3-14)
Since
r
is of the order of one or even smaller, at least half of the aforementioned injected carrier
population is lost to recombination within the base volume. In (3-14), parameter
r
is the short
circuit collector -to- emitter current transfer ratio.
3.2.3.1. Forward Active Operation
A bipolar junction transistor is said to operate in its forward active, or linear, regime
when its emitter-base junction voltage exceeds the threshold potential (V
e
V
eon
) of the emitter-
base junction and its base-collector voltage is non-positive (V
c
0); that is the base-collector
junction operates at either zero bias or is reverse biased. The transistors in almost all bipolar
technology circuits that are designed to operate as viable approximations of linear networks are
biased in this operating domain.
Using (3-3),
( )
( )
c f be r bc f b f r bc
I I 1 I I 1 I , = + = + + (3-15)
where the base current component, I
be
, is positive for V
e
V
eon
. Recalling (3-10),
( ) ( )
c r T c r T
f r
V n V V n V
c f b e s f b co
r
1
I I A J 1 I I 1 ,

e e
+ +
| |
= =
|
\ .
(3-16)
where
f r
co e s
r
1
I A J

+ +
| |
|
\ .
(3-17)
Chapter 3 BJ T Models &Biasing

- 200 -
is termed the collector leakage current. Specifically, I
co
is the collector current fashioned by an
open circuited base (I
b
= 0) and a base-collector junction that is strongly reverse biased (V
c
<<
0). This current is small since it derives from the minority carrier injection promoted by strong
reverse biasing of the base-collector junction.
There are at least two interesting aspects to (3-16). First, with V
c
0,
c
c f b co f b
V 0
I I I I ,
s
~ + ~ (3-18)

Figure (3.5). (a). Approximate equivalent circuit of an NPN BJT for the case in which the emitter-base junction
voltage, V
e
, is at least as large as the threshold voltage of this junction, and the base-collector junc-
tion voltage, V
c
, is negative or no larger than zero. (b). Approximate equivalent circuit of a PNP
BJT for the case in which V
e
is at least as large as the threshold voltage of the junction, and V
c
is no
larger than zero.
which suggests that to the extent that parameter |
f
is voltage and current invariant and I
co
<<
|
f
I
b
, the collector current of a BJT operated in the forward active region is directly proportional
to its base current; that is, the BJT emulates input base current to output collector current linear-
ity. To this end, the BJT might be modeled for V
c
0 by the simple equivalent circuits provided
in Figure (3.5). Moreover, since |
f
is a transistor metric that is significantly greater than one, the
linearity between base and collector currents that is inferred by (3-18) establishes a vehicle for
the realization of I/O gain from the input base terminal to the output collector terminal. A
second point pertinent to (3-18) is that for V
c
0, current I
bc
in (3-10) is essentially zero, which
means that the base current component, I
be
, dominantly determines the observed base current, I
b
.
Accordingly, (3-8) and (3-10) combine to yield
( ) ( )
e f T e f T
c
V n V V n V
c f b f be cc e s s
V 0
I I I I A J 1 I 1 . e e
s
~ ~ = = = (3-19)
The last result is interesting in that it shows that in the linear domain, the collector cur-
rent of a BJT is determined almost exclusively by the emitter-base junction voltage, V
e
. Ac-
tually, since I
c
I
cc

f
I
be
, I
b
I
be
, and I
e
I
cc
+ I
be
= (
f
+1)I
be
for V
c
0, all three transistor
currents, as opposed to the collector current alone, are determined almost exclusively by emitter-
base junction voltage V
e
. This state of affairs is cause for jubilation since a design scenario in
which all three transistor currents are predicated on a single device voltage is easier to embrace
analytically than is a situation in which said currents are fixed by a particular combination of two
transistor voltages. It is important to understand that the transistor currents are independent of
base-collector junction voltage only if the base collector junction is not forward biased. From (3-
2), this requirement translates to an internal collector-emitter voltage (or emitter-collector vol-
tage in PNP devices), V
b
, that must equal, and likely exceed, the emitter-base junction voltage V
e
.
In short, forward linear active BJT operation requires V
b
V
e
V
eon
. Thus, for a homojunction
BJT, V
b
must be at least 700 mV, while a SiGe heterojunction BJT requires that V
b
be at least as
J
f b
I
Base Collector
I
be
I
e
V
e
+

+
+ V 0
c

I
b
I
c
V
b

Emitter
(a). (b).
DBE
Base Collector
I
be
I
e
V
e

I
b
I
c
V
b
+
Emitter
DBE
J
f b
I
+ V 0
c

Chapter 3 BJ T Models &Biasing

- 201 -
large as 800 mV or so.
In summary, the vast majority of BJTs deployed in linear signal processing systems are
biased to operate in the forward active domain. Operation in this regime requires an emitter-base
junction voltage, V
e
, which exceeds the threshold potential of said junction and a base-collector
junction voltage, V
c
, which is no larger than zero. Equivalently, V
c
0 implies that the collector
to emitter bias, V
b
, for an NPN functioning in its forward active region is at least as large as is
V
eon
. We now understand that V
e
> V
eon
and V
c
0 gives rise to a collector current (I
c
) given by
(3-19). To the extent that gain parameter
f
is a constant, (3-19) confirms that the collector cur-
rent is linearly related to base current I
b
. Despite this laudable linearity, however, the same equa-
tion underscores the unfortunate fact that the collector current remains a nonlinear function of
junction voltage V
e
.
3.2.3.2. Reverse Active Operation
A bipolar junction transistor operating in its reverse, or inverse, active regime is the
converse of forward active transistor operation. In particular, the base-collector junction poten-
tial exceeds the junction threshold potential (V
c
V
con
), while the emitter-base junction voltage is
non-positive (V
e
0) in the inverse operating mode Transistors embedded in linear signal
processing networks rarely operate as inverse devices. Indeed, device operation in this domain is
invariably the result of errors either in biasing or in the electrical connections made to the transis-
tor terminals. The most common connection error, especially in discrete component networks, is
an inadvertent interchange of collector and emitter terminals. With V
c
V
con
and V
e
0, (3-3),
(3-4), and (3-8) deliver
( ) ( )
e f T
e r T
V n V f r
V n V
e r b e s r b eo
f
1
I I A J 1 I I 1 ,

e e
| | + +
= + = + |
|
\ .
(3-20)
where, with an appeal to (3-17),
f r
r
eo e s co
f f
1
I A J I

|
|
| | | | + +
| |
=
| |
\ . \ .
(3-21)
is termed the emitter leakage current. In particular, I
eo
is the emitter current observed when the
base terminal is open circuited (I
b
= 0) and the emitter-base junction is strongly back biased (V
e

<< 0). We note that I
eo
is significantly smaller than the collector leakage current, I
co
, in that
parameter |
f
is much larger than inverse gain metric |
r
.
With voltage V
e
0, current I
be
in (3-8) becomes negligible. Accordingly, the base cur-
rent, I
b
, in reverse active mode is largely determined by the inverse base current component, I
bc
.
It then follows that the emitter current in (3-20) is set by the base-collector voltage, V
c
, and is
essentially independent of the emitter-base voltage, V
e
. But since I
b
I
bc
and I
c
= I
e
I
b
(
r

+ 1)I
bc
with V
e
0, all currents in a reverse active transistor are effectively determined by only
the base-collector junction voltage V
c
. Moreover, the pertinent magnitude of the collector cur-
rent to base current ratio is seen to be (
r
+1), which is far less than the base to collector transfer
ratio,
f
, evidenced in forward mode. In inverse mode, we note that the collector current to base
current ratio is a magnitude that equates to
r
. This small ratio (very small in SiGe heterojunc-
tion BJTs) is reason enough to forsake reverse active operation in favor of forward active opera-
tion.
Chapter 3 BJ T Models &Biasing

- 202 -
3.2.3.3. Transistor Saturation
A BJT operates in saturation when both its emitter-base and base-collector junctions are
forward biased. Because of the dual junction forward bias, the base of a transistor is injected
with electrons (for NPN) or holes (for PNP) from both the emitter and the collector. All three
transistor currents are resultantly influenced by both of the junction voltages, V
e
and V
c
. Using
(3-3), the collector -to- base current ratio in saturation is
( ) ( )( )
( )
r bc cc cc r bc c
f
b be bc bc be
1 1 I I I 1 I I
.
I I I 1 I I
( + +
= =
(
+ +
(

(3-22)
Since the base current components, I
be
and I
bc
, are each positive in saturation, the collector cur-
rent to base current ratio in (3-22) is clearly smaller than the gain metric,
f
. In other words, the
collector current to base current ratio always falls below the short circuit current gain,
f
, when a
BJT operates in saturation. Aside from a dependence of all transistor currents on both transistor
junction voltages, the degradation in I/O gain is ample reason to avoid saturation in linear BJT
signal processing networks. Another reason to avoid saturation is poor frequency response since
a significant amount of time is generally required to transport or otherwise displace the high den-
sity of free charge that populates the saturated base. Additionally, and as we shall discuss
shortly, saturation incurs current flow in the substrate body of a monolithic transistor, which can
cause potentially damaging substrate heating and other detriments.
Finally, the intrinsic collector-emitter voltage in (3-2) is the difference of two positive
junction voltages when the subject transistor enters its saturation regime. Because of the doping
disparity between the emitter and collector volumes, this difference is always positive. It is nor-
mally referenced as the collector-emitter saturation voltage, V
cesat
, which is dependent on transis-
tor currents and is typically in the range of 50 mV to 300 mV. We can determine this saturation
voltage by solving (3-22) for the current ratio, I
bc
/I
be
. Denoting this ratio by X
ce
,
( )
( )
f c b
bc
ce
be r c b
I I
I
X ,
I 1 I I

=
+ +
(3-23)
which is zero if (I
c
/I
b
) =
f
. The latter disclosure is emblematic of our engineering expectations
in that (I
c
/I
b
) =
f
in only the forward active regime of operation where the reverse current, I
bc
,
approaches zero. Since (I
c
/I
b
) is less than
f
in saturation, positive X
ce
accompanies device
saturation. The result at hand, coupled with (3-3) and (3-8), delivers
( )
( )
( )
e f T
V n V
ce e s
b ce be
f
1 X A J
I 1 X I 1 ,

e
+
= + = (3-24)
whence an emitter-base junction voltage of
( )
f b
e f T
ce e s
I
V n V 1 .
1 X A J
ln
(
= +
(
+

(3-25)
It is interesting that operation in the saturation domain, where X
ce
> 0, reduces the emitter-base
junction voltage from the level evidenced for a similar base current conducted by a transistor in
its forward active domain. This effect is reasonable in light of the fact that in saturation, the base
current is partitioned between emitter-base and base-collector current components while in the
active domain, the base current is exclusively determined by emitter-base injection phenomena.
Returning to (3-23), (3-3) and (3-10) yield
Chapter 3 BJ T Models &Biasing

- 203 -
( )
( )
c r T
ce e s V n V ce
b bc
ce ce r
1 X A J
1 X
I I 1 ,
X X
e
+ | | +
= =
|
\ .
(3-26)
which establishes a base-collector junction voltage of
( )
ce r b
c r T
ce e s
X I
V n V 1 .
1 X A J
ln
(
= +
(
+

(3-27)
Recalling (3-2) and assuming X
ce
> 0, the collector-emitter saturation voltage, V
cesat
, in an NPN
unit (or emitter to collector saturation voltage, V
ecsat
, in a PNP transistor) is
( )
( )
f
r
n
f b
ce e s
cesat e c T ce
n
ce r b
ce e s
I
1
1 X A J
V V V V , X 0 .
X I
1
1 X A J
ln

(

+
(
+


= = >
`
(
+
(
+
)
(3-28)
Using (3-23), it is a simple matter to confirm that gain parameter |
f
is always larger than the
product, X
ce
|
r
, and indeed, it is never equal to X
ce
|
r
. It follows that the collector-emitter satura-
tion voltage in (3-28) is always a nonzero and positive voltage. For the case of identical junction
injection coefficients, say n
f
= n
r
= n, the small transistor saturation current, A
e
J
s
, simplifies (3-
28) to
f
cesat e c T ce
ce r

V V V nV , X 0 ,
X
ln
| |
= ~ >
|
\ .
(3-29)
which suggests that the saturation voltage is nominally dependent on only the current ratio, (I
c
/I
b
)
(because of parameter X
ce
), and not on the individual transistor currents, I
c
or I
b
.
3.2.3.4. Cutoff
There is nothing fundamentally wrong with asserting that a transistor is cutoff when ei-
ther its collector current or its emitter current is zero. Formally, however, a transistor is said to
be in cutoff when its emitter current, I
e
is zero. You are asked to investigate this useless operat-
ing case in Problem #3.3.
EXAMPLE #3.1:
In a bipolar transistor technology integrated circuit, PN junction diodes are rea-
lized as appropriate connections of BJTs. Three plausible realizations appear in
Figure (3.6). For each of these diodes, determine the volt-ampere characteris-
tic equation, I
d
-versus- V
d
, and give expressions for their effective saturation
currents. Assume that the two junction injection coefficients of the transistor are
identical and equal to n.

SOLUTION #3.1:
(1). In the interconnection of Figure (3.6a), the base and collector terminals are connected to-
gether, thereby constraining base-collector junction voltage V
c
to zero and rendering voltage
V
d
equal to the emitter-base junction voltage, V
e
. With V
c
= 0, I
bc
and I
rr
in (3-3) are null.
Thus, (3-3) and (3-8) provide
Chapter 3 BJ T Models &Biasing

- 204 -

Figure (3.6). (a). A diode formed by short-circuiting the base to the collector of an NPN
BJT. (b). A diode formed by short-circuiting the base to the emitter of a PNP
BJT. (c). A diode formed by short-circuiting the collector to the emitter of an
NPN BJT.
( )
d b c be cc f be
I I I I I 1 I . = + = + = + (E1-1)
Using (3-8) once again, it follows that the volt-ampere characteristic of the subject diode
interconnection is
( ) ( )
d T d T
f f V nV V nV
d e s s
f f
1 1
I A J 1 I 1 .

e e
| | | | + +
= = | |
| |
\ . \ .
(E1-2)
In this relationship, we witness an effective saturation current, say I
o
, of
f
e s s
o e s
f f f
1
A J I
I A J .

| | +
= = = |
|
\ .
(E1-3)
In the preceding two equations, I
s
= A
e
J
s
is, of course, the BJT saturation current correspond-
ing to a saturation current density of J
s
and an emitter-base junction injection area of A
e
.
(2). In Figure (3.6b), the base and emitter terminals are tied together, thereby constraining emit-
ter-base junction voltage V
e
to zero and rendering voltage V
d
equal to base-collector junction
voltage V
c
. With V
e
= 0, I
be
and I
cc
in (3-3) are zero, whence (3-3) and (3-10) yield
( )
d c bc rr r bc
I I I I 1 I . = = + = + (E1-4)
Using (3-10) the volt-ampere characteristic of the subject diode interconnection is
( ) ( )
d T d T
V nV V nV r r
d e s s
r r
1 1
I A J 1 I 1 ,

e e
| | | | + +
= =
| |
\ . \ .
(E1-5)
and the saturation current follows as
e s s r
o e s
r r r
A J I 1
I A J .

| | +
= = =
|
\ .
(E1-6)
(3). In Figure (3.6c), the collector and emitter terminals are interconnected, thereby rendering V
d

= V
e
= V
c
. Accordingly, (3-3), (3-8) and (3-10) combine to give
d b be bc
I I I I , = = + (E1-7)
and the volt-ampere characteristic of the subject diode interconnection is
( ) ( )
d T d T
V nV V nV
d e s s
f r f r
1 1 1 1
I A J 1 I 1 .

e e
| | | |
= + = + | |
| |
\ . \ .
(E1-8)
Clearly, the corresponding saturation current, I
o
, is
o e s s
f r f r
1 1 1 1
I A J I .

| | | |
= + = + | |
| |
\ . \ .
(E1-9)
V
d
V
d
+

+
I
d
I
d
V
d
+

I
d
(a). (b). (c).
Chapter 3 BJ T Models &Biasing

- 205 -
ENGINEERING COMMENTARY:
The only diode interconnection of the three considered topologies that precludes a forward
biased base-collector junction is the configuration of Figure (3.6a). As is demonstrated
subsequently, a forward biased base-collector junction can be detrimental in integrated bipo-
lar circuits and consequently, the diode configuration of Figure (3.6a) is rightfully deemed
the most efficacious of the three considered interconnections.
EXAMPLE #3.2:
A PNP bipolar junction transistor has a forward short circuit current gain, |
f
, of
100 amps/amp, a reverse short circuit current gain, |
r
, of 1.0 amp/amp, an
emitter-base junction injection coefficient, n
f
, of 1.025, and a base-collector
junction injection coefficient, n
r
, of 1.0. When operated at room temperature (27
C), the collector current, I
c
, in a particular circuit is measured to be 2 mA, while
the base current is determined to be 200 A. Calculate the emitter-collector
saturation voltage, V
ecsat
. Assume temperature saturation current, I
s
, of 2 fA at
room temperature.
SOLUTION #3.2:
(1). Since I
c
/I
b
in this example is 2 mA/200A = 10, which is smaller than |
f
, the subject transistor
is saturated. For the quoted parameters and I
c
/I
b
= 10, equation (3-23), which is applicable
for NPN and PNP units alike, delivers a recombination current ratio of X
ce
= I
bc
/I
be
= 7.50.
(2). At a junction temperature of T
j
= 27 C, the Boltzmann voltage, V
T
, is V
T
= 25.89 mV. With
X
ce
= 7.50, (3-28) resultantly delivers an emitter-collector saturation voltage of V
ecsat
= 85.05
mV.
ENGINEERING COMMENTARY:
As confirmed above, the emitter-collector saturation voltage is a small, positive number. We
should appreciate, however, that the measured value of this metric is somewhat larger owing
to ohmic resistances in the collector and emitter leads of the transistor. The nature and effect
of these resistances are addressed shortly.
The fact that X
ce
is 7.50 indicates that the reverse, largely recombination, current precipitated
by base region mobile carriers and collector-injected carriers is 7.5-times larger than the
forward recombination current attributed to base region and emitter-injected carriers. In
general, X
ce
> 1 is the norm in that the base region doping concentration is larger than the
collector impurity concentration, which in turn is several orders of magnitude smaller than
the impurity concentration in the emitter volume.
3.2.4. ENHANCEMENTS TO THE EBERS-MOLL MODEL
Despite its better than half century age, the Ebers-Moll model remains a viable design
tool for manually estimating bipolar circuit performance. Viability notwithstanding, numerous
enhancements to the model demonstrably improve its accuracy, particularly for scaled, minimal
geometry, monolithic bipolar devices. A definitive discussion, yet alone a satisfying mathemati-
cal derivation, of all of the modeling improvements promoted by the archival literature in the al-
most six decades since the original publication of the seminal Ebers and Moll paper is beyond
the scope of this chapter. However, four specific modeling enhancements are potentially vital to
support realistic design-oriented analyses of monolithic circuits that exploit state of the art bipo-
Chapter 3 BJ T Models &Biasing

- 206 -
lar devices in linear circuit applications. These improvements entail corrections for the transport
current in the face of high levels of emitter to base carrier injection, adjustments to the transport
current necessitated by base conductivity modulation, parasitic ohmic resistances in the base,
emitter, and collector, and incorporation of high frequency effects on the I/O transfer characteris-
tics. The consideration of these enhancements in the subsections that follow pertain only to the
linear forward active regime of BJT operation (V
e
V
eon
and V
c
0) since the focus of this chap-
ter, and indeed the majority of this text, is circuit analysis that underpins the design and realiza-
tion of linear active networks.
3.2.4.1. High Injection Phenomena
The Ebers-Moll model implicitly presumes low carrier injection conditions. For for-
ward active operation, low injection is tantamount to restricting the concentration of injected
carriers from the emitter to the base to a level that is significantly smaller than the background
impurity concentration in the base volume. As the injected charge level rises toward the level of
the base dopant concentration, a high injection condition is initiated, which manifests impaired
carrier mobility owing to the traffic jam of minority carriers that arises in the base. One upshot
of degraded carrier mobility is an increased likelihood of carrier recombination, thereby resulting
in diminished charge transport into the collector volume and hence, a reduced collector current.
For the large geometry transistors of decades past and for present day discrete component, off the
shelf, transistors, low injection presumptions are suitable. But low injection presuppositions be-
come progressively more questionable as transistor geometries shrink to the submicron scale that
is commonplace in the monolithic state of the art.
The Gummel-Poon model of a BJT accounts for the foregoing high injection effects by
supplanting the transport current, I
cc
, in (3-5) with a corrected, and indeed reduced, transport cur-
rent, I
ct
. This corrected transport current is given by
[4]
cc cc
ct
cc cc
kf e kf
I I
I ,
I I
1 1
I A J
~ =
+ +
(3-30)
where I
kf
is termed the forward knee current of the bipolar device, and J
kf
is the corresponding
density of the forward knee current
[5]
. The knee current parameter is nominally proportional to
the average impurity concentration in the base volume. It assumes a barometric stature of
measuring the onset of high injection phenomena in the sense that I
cc
<< I
kf
is indicative of low
injection circumstances. When I
cc
, which remains given by (3-5), is significantly smaller than I
kf
,
we see that I
ct
in (3-30) collapses to the conventional transport current advanced by Ebers and
Moll. Engineering logic alone dictates this result. For minimal geometry homojunction transis-
tors, current I
kf
is in the neighborhood of a few to low tens of milliamperes. Because the base
volume of a SiGe HBT is doped higher than is the base volume of a conventional BJT, SiGe
heterojunction BJTs boast larger values of parameter I
kf
.
We can glean a fundamental understanding of the impact of high injection phenomena
on bipolar transistor performance by examining the model in Figure (3.7), which depicts the cor-
rected form of the large signal bipolar model. Only an NPN model is drawn since the PNP
model is little more than its NPN counterpart with the current directions and voltage polarities
reversed. The model clearly establishes a collector current, I
c
, of
[6]
Chapter 3 BJ T Models &Biasing

- 207 -
cc
c ct
cc
e kf
I
I I .
I
1
A J
= =
+
(3-31)
At low injection levels,

Figure (3.7). Linear active region model of an NPN BJT with a
correction adopted for high injection effects on carrier
transport. The current, I
ct
, is given by (3-30). The indi-
cated junction voltage, V
e
, must be at least as large as the
threshold voltage, V
eon
, of the emitter-base junction.
e f T
V n V
c ct cc e s
I I I A J , e = ~ ~ (3-32)
where the unity term in the parenthesized quantity on the right hand side of (3-5) is ignored in
deference to the requirement that V
e
be at least as large as the emitter-base junction threshold
potential. On the other hand, at the high levels of carrier injection that attempt to manifest large
forward transport currents, I
cc
, we see that (3-31) approaches
e f T
V 2n V
c ct e kf cc e kf s
I I A J I A J J . e = ~ ~ (3-33)
Note that while the natural logarithm of the low injection collector current in (3-32) rises linearly
with V
e
/n
f
V
T
, the logarithm of the high injection collector current in (3-33) rises less dramatically
with voltage V
e
. Indeed, the subject logarithmic rate of rise is linear with V
e
/2n
f
V
T
. It follows
that the sensitivity of the collector current to forward emitter-base junction voltage is reduced at
the onset of high injection phenomena. This reduced sensitivity at high injection makes
engineering sense. Since the traffic jam in the base of injected electrons impairs electron mobil-
ity, the prospects for base region recombination are enhanced. Even for those electrons that es-
cape recombination, the impaired carrier mobility increases the average time required to
transport electrons across a strongly injected base. In effect, we can summarily argue that the
transport efficiency of electrons across the base-collector junction under high injection condi-
tions no longer matches the emitter to base electron injection efficiency evidenced at low injec-
tion.
A related high injection phenomenological effect is an attenuation of the static current
transfer ratio, I
c
/I
b
. Recalling (3-3) and (3-8), the Ebers-Moll, or low injection, BJT model pre-
dicts I
c
/I
b
|
f
in the linear domain. But noting that I
cc
= |
f
I
b
in this regime, (3-31) predicts
c f
b cc
e kf
I
.
I I
1
A J
~
+
(3-34)
ct
I
Base Collector
I
be
I
e
V
e
+

+
+
I
b
I
c

Emitter
DBE
V 0
c

V
b
Chapter 3 BJ T Models &Biasing

- 208 -
This current transfer relationship is traditionally symbolized as h
FE
, which is commonly called
the DC beta, or static beta, of a transistor. Somewhat distressingly, we now note that this current
transfer ratio is no longer a constant but is, in fact, a nonlinear function of the forward transport
current. At this stage of our model refinement, we have
c f f
FE
b cc e kf cc kf
I
h .
I 1 I A J 1 I I
~ =
+ +
(3-35)
As is demonstrated in discussions surrounding the design of suitable biasing networks for bipolar
technology circuits, h
FE
is a troublesome parameter largely because of its direct dependence on
parameter
f
. In particular, the numerical value of
f
suffers a numerical variance of at least three
to one owing to process uncertainties surrounding the realization of a deep submicron base
width. The problem stems from the fact that
f
is inversely dependent on the base width, whose
control at submicron dimensions proves to be a daunting challenge. The early design lesson we
should grasp here is that bipolar circuit design should be accomplished to ensure that critical
performance metrics are not directly dependent on the vagarious parameter, h
FE
.
3.2.4.2. Base Conductivity Modulation
The BJT model in Figure (3.7) represents the collector-emitter port of the transistor as
an ideal controlled current source, I
ct
. This collector current is independent of the internal collec-
tor-emitter voltage, V
b
, and thus, it is therefore independent of the base-collector junction vol-
tage, V
c
. But the transport efficiency of emitter-injected charge through the base and on into the
collector is intuitively promoted by applying a reverse bias across the base-collector PN junction.
This junction reverse bias can be achieved through increases in the internal collector-emitter vol-
tage, V
b
. We assert this recommendation because of (3-2). In that relationship, an increase in
voltage V
b
presumably incurs an increase in voltage V
e
, the forward biasing potential across the
intrinsic emitter-base PN junction. To be sure, a modest increase in V
e
can be expected. But
large changes above the junction threshold level, V
eon
, are not possible because of the exponen-
tial volt-ampere nature of a PN junction diode. Thus, most of the increase afforded to voltage V
b

is transferred to increasing (V
c
), which is to say that an increase in V
b
is tantamount to an en-
hanced reverse bias across the base-collector junction.
The enhanced transport current promoted by increases in voltage V
b
is known as the
Early effect
[7]2
. Two engineering reasons serve to explain this transport current phenomenon.
First, an increased V
b
results in increased reverse bias across the base-collector junction, as noted
above. This boost in reverse bias establishes stronger electric fields in the depletion layer
surrounding the base-collector junction. In turn, these robust fields exert attractive forces on the
mobile carriers that are injected into the base volume from the emitter region. Aside from
encouraging charge transport through the base volume and hence, increased collector current,
such attractive forces serve to inhibit recombination between emitter-injected and base region
carriers. Second, the increased reverse bias at the base-collector junction widens the junction
depletion layer about that junction. The immediate result of this depletion zone widening is a
narrowing of the neutral base width, which further decreases the likelihood of recombination of
injected carriers with majority carriers in the base. Stated quite simply, the charge neutral base
volume, where recombination is most likely to occur, is reduced to a base width commonly
called the electrical base width that is smaller than the geometric base width. Collectively, the

2
The Early effect has nothing to do with time. The name of this high injection effects derives from the work of
Dr. James Early, who was renowned technical creativity and leadership at Fairchild Semiconductor Corporation.
Chapter 3 BJ T Models &Biasing

- 209 -
two reasons we have articulated herewith argue that increased base-collector reverse bias embel-
lishes the conductivity of the neutral base so that charge transport through the entire base is
correspondingly promoted.
A physically sound model for the foregoing base conductivity modulation, or Early ef-
fect, proves too cumbersome for manual estimates of static BJT performance. Instead, an
empirical representation of the form,
b
cc
af
b b
c ct ct
af af ct cc kf
V
I 1
V
V V
I I 1 I ,
V V I 1 I I
| |
+ |
|
| |
\ .
= = + = + |
|
+
\ .
(3-36)
is adopted for circuit level modeling, where I
ct
is given by (3-31) and voltage V
af
is an
experimentally discerned Early voltage parameter, whose value for minimal geometry transistors
is typically in the mid tens of volts. In contrast, V
af
can be in the neighborhood of the mid tens to
low hundreds of volts in SiGe HBTs. We hasten to interject that the modified volt-ampere
model postured by (3-36) is embedded in the basic BJT circuit models that are commonly em-
braced by SPICE simulation software. The resultant electrical model for the NPN device is
shown in Figure (3.8), where we note that the appended parenthesized term on the right hand
side of (3-36) establishes a current-dependent resistance. This resistance, whose value is in-
versely proportional to current I
ct
, is in shunt with the controlled source, I
ct
, which renders the
current source signifying current I
ct
a non-ideal source. In effect, the collector-emitter port is a
Norton equivalent circuit that boasts finite shunt resistance.

Figure (3.8). Linear forward active region model of an NPN BJT with an ac-
count made of both high injection and base conductivity modula-
tion (Early effect) phenomena.
We must now update the static current gain of the transistor to the slightly more
complicated form,
b b
f f
af af c
FE
b cc cc
e kf kf
V V
1 1
V V I
h .
I I I
1 1
A J I
| | | |
+ +
| |
| |
\ . \ .
~ =
+ +
(3-37)
Observe that the behavioral expression for the Early effect in (3-36) and in the current gain
expression at hand somewhat mitigates the deleterious impact of high injection phenomena, at
least insofar as the current transfer ratio is concerned. This observation synergizes with the com-
mon circuit design practice of invoking only the Ebers-Moll model to deduce a quick and
reasonable first order estimate of static BJT performance.
ct
I
Base Collector
I
e
V
e
+

+
+
I
b
I
c
V
b

Emitter
DBE
V
af
I
ct
V 0
c

Chapter 3 BJ T Models &Biasing

- 210 -
3.2.4.3. Parasitic Resistances
The circuit in Figure (3.8) models only intrinsic transistor action in that the voltages
appearing at the terminals of the transistor are identical to internal emitter-base junction voltage,
V
e
, internal base-collector junction voltage, V
c
, and internal collector-emitter voltage, V
b
. In
practical transistors, these internal voltages couple to the accessible external terminals of the de-
vice through series ohmic resistances that are associated with the charge neutral regions of the
emitter, base, and collector volumes. In other words, the internal junction voltages link to the
corresponding external transistor terminals through resistances.

Figure (3.9). (a). The NPN BJT model of Figure (3.8) embellished by the incorporation of series
resistances r
e
, r
b
, and r
c
in the emitter, base, and collector leads, respectively. For most
modeling circumstances, resistances r
e
and r
c
can be ignored. (b). The PNP model
counterpart to the NPN model in (a).
The extremely high impurity concentration in the emitter volume, together with its
short geometric length, promotes a series emitter resistance, r
e
, that is very small. Values of
resistance r
e
that are larger than a few tenths of an ohm are rare. At the collector, a resistance, r
c
,
appears as depicted in the revised model of Figure (3.9), in which both NPN and PNP models are
offered in the interest of completeness. Because of the length of the collector region and its low
impurity concentration, resistance r
c
is relatively large. For minimal geometry devices destined
for broadband circuit applications, r
c
is in the range of mid tens of ohms to as much as low hun-
dreds of ohms. Both r
c
and r
e
scale inversely with the emitter-base junction area, A
e
, and since
both are physical ohmic resistances, both contribute thermal noise to the total integrated output
Base Collector
I
e
I
be
+
I
b
I
c
V
ce

Emitter
+
DBE
V
af
I
ct
r
c
r
e
r
b
+
V
be

(a).
Base Collector
I
e
I
be

+
I
b
I
c
V
ec
+
Emitter
DBE
V
af
I
ct
r
c
r
e
r
b

V
eb
+
(b).

V

+

b

V

+

e

V

+
b

V

+
e
ct
I
V 0
c

V 0
c

ct
I
Chapter 3 BJ T Models &Biasing

- 211 -
noise generated by the biased transistor.
The base resistance, r
b
, like emitter resistance r
e
and collector resistance r
c
, is an ohmic
element that generates thermal noise and scales inversely with the emitter-base junction area.
Owing to the inherently two-dimensional nature of the volt-ampere characteristics in the base
region and emitter crowding, r
b
, is current dependent
[8],[9]
. The phrase, emitter crowding, re-
fers to an inability to establish uniformly constant voltage bias across the width of the emitter-
base junction of a monolithic device. As a result, carrier injection densities crowd to those por-
tions of the emitter-base junction that support comparatively larger forward biasing.
A commonly invoked empirical expression for the base resistance of a bipolar device
subjected to emitter crowding is

Figure (3.10). The dependence of the internal base resistance, r
b
, on the collector current flowing in a bipolar
junction transistor.
( )
bb bm
b bm
c rb
r R
r R ,
1 I I

= +
+
(3-38)
where I
c
is the collector current, I
rb
is an experimentally deduced constant that scales with emit-
ter-base junction area, R
bm
is the minimum base resistance (typically tens of ohms as extrapolated
from high current measurements), and r
bb
is the zero bias (meaning I
c
= 0) value of the measured
base resistance. For minimal geometry transistors, current parameter I
rb
is generally of the order
of one-half the transistor forward knee current, I
kf
, while resistance r
bb
can be as large as a few
hundred ohms. For the same emitter-base cross section area, R
bm
and r
bb
are smaller in SiGe
structures than they are in homojunction transistors since SiGe HBTs boast relatively large do-
pant concentrations in their base volumes. Figure (3.10) displays a plot of the normalized base
resistance, r
b
/r
bb
, versus the normalized collector current, I
c
/I
rb
, for various resistor ratios, r
bb
/R
bm
.
Notice that a better than two factor between the actual base resistance, r
b
, and its zero current
value, r
bb
, is possible for even reasonable values of collector current. Large base resistance
0
0.2
0.4
0.6
0.8
1
0 0.2 0.4 0.6 0.8 1 1.2 1.4 1.6 1.8 2
Norm. Col l ector Current, (I
c
/I
rb
)
Norm. Base Resi stance, (r
b
/r
bb
)
r
bb
/R
bm
= 2
r
bb
/R
bm
= 4
r
bb
/R
bm
= 20
r
bb
/R
bm
= 10
Chapter 3 BJ T Models &Biasing

- 212 -
generally reflects worst case operating conditions, in the senses of incurring reduced I/O voltage
gain, compromised bandwidth, and increased thermal noise contribution to the net integrated out-
put noise of a transistor. For this reason, designers executing a pre-computer-aided design
assessment typically adopt the conservative worst case condition of allowing the base resistance
to equal its zero current value, which by (3-38) and our mathematical powers, is r
bb
.
3.2.4.4. Transistor Capacitances
A realistic assessment of the impact exerted by high signal frequencies on transistor cir-
cuit performance is a challenging undertaking that requires a careful consideration of charge sto-
rage and related memory effects that prevail within the semiconductor body of a BJT. At the cir-
cuit level, at least three capacitances must be incorporated into the transistor model to establish
an upper bound on the deleterious effects that high signal frequencies have on BJT circuit res-
ponses. These capacitances are the emitter-base capacitance, C

, the base-collector junction


depletion capacitance, C

, and the substrate depletion capacitance, C


s
, as we depict in the high
frequency NPN BJT model set forth in Figure (3.11). An analogous model prevails for PNP de-
vices, wherein all current directions, all voltage polarities, and all branch diodes are reversed.

Figure (3.11). High frequency model of the NPN BJT. The high frequency model of a PNP BJT is topologically
similar, with the provisos that the connections of both diodes are reversed, all voltage polarities are
reversed, and the directions of all currents are reversed. Ordinarily, the substrate terminal is
incident with signal ground.
As in the case of a forward biased PN junction diode, a shunt interconnection of two
capacitances model the high frequency effects at the forward biased emitter-base junction of a
BJT operated in the linear active mode. The dominant component of these two capacitances is
the emitter-base diffusion capacitance, C
be
. It is reminiscent of the diffusion component of the
net PN junction diode capacitance in that it models the effects of charge stored temporarily in the
volume prior to either its transport through the base volume or recombination with free holes that
reside in the base volume. This diffusion component, C
be
, of emitter-base junction capacitance is
given by
be fe m
C g , = (3-39)
where
fe
is the average time required to transport minority carriers through the base region and
g
m
represents the forward transconductance of the BJT. Parameter
fe
is naturally affected by the
average mobility of the minority carriers that prevail in base region subsequent to their injection
from the emitter volume. Since minority carrier mobility diminishes with the increasingly large
carrier concentrations that necessarily underpin substantial forward transport current in a BJT,
fe

rises with progressively larger collector currents. In short, increased device capacitances and the
ct
I
Base Collector
I
e
I
be
V
e
+

+
+
I
b
I
c
V
ce

Substrate
DBE
V
af
I
ct
r
c
r
e
r
bb
+
V
be

C
u
DSC
C
s
V
sc

+
V 0
c

Emitter
+

V
b
Chapter 3 BJ T Models &Biasing

- 213 -
potentially slower circuit response speeds that may accompany this increase are expected when
BJTs are conduct relatively large collector currents. The degradation of transport time induced
by pronounced carrier concentrations in the base is somewhat mitigated by the imposed base-
collector junction reverse bias, which exerts an attractive force on carriers injected into the base
from the emitter. Accordingly, a plausible semi-empirical relationship for the effective minority
carrier transport time,
fe
, in (3-39) is
c kf
fe fo
b af
1 I I
,
1 V V
| | +
= |
|
+
\ .
(3-40)
where
fo
is the low current (small I
c
) and V
c
= 0 value of the minority carrier transport time in
the BJT. Observe that the expression in question allows
fe
to increase with progressive increases
in the collector current, I
c
, which is given by (3-31). On the other hand, (3-40) permits
fe
to de-
crease with increasing V
b
, which accounts implicitly for the charge attraction ramifications of
reverse bias imposed across the base-collector junction. An important, engineering lesson sur-
faces herewith. In particular, increasing V
b
reduces
fe
, and hence device capacitance C
be
, which
conflates with the design goal of faster circuit responses. But V
b
increases only if a suitably
larger voltage, V
ce
, biases the collector-emitter terminals of an NPN transistor (V
ec
for its PNP
brethren). In turn and for a given collector current, increased V
ce
increases the power dissipated
in a BJT, which upholds the philosophical banner that the likely price paid for improved circuit
response speeds or wider bandwidth is increased circuit power dissipation. In a word, if you
want more performance, the cost is more power dissipation, which translates directly to de-
creased battery life in portable electronics. Get your battery chargers ready!
Continuing with (3-40), parameter
fo
is typically in the range of tens to hundreds of
picoseconds for minimal geometry transistors. For silicon-germanium HBTs, t
fo
can be as small
as only a few tenths of a picosecond. Since parameter
fo
is nominally proportional to the square
of base width X
b
in Figure (3.1), a progressive narrowing of the base theoretically returns dra-
matic dividends insofar as reducing the emitter-base diffusion capacitance, C
be
. There are, how-
ever, limits to the tolerable base region narrowness. In particular, too narrow a base promotes a
voltage breakdown condition known as punch through. In this undesirable situation, a suffi-
ciently lsrge reverse bias imposed at the base-collector junction allows the base side boundary of
the base-collector depletion layer to encroach upon, and even coalesce with, the base-side boun-
dary of the emitter-base depletion layer.
Finally, the transconductance metric in (3-39) is, using (3-36),
c c c b
m
e f T af cc kf
I I I V
g 1 1 .
V n V V 2 I I
| |
| |
c
|
= + |
|
| c
\ .
\ .
(3-41)
Assuming that voltage V
b
is much smaller than the Early voltage, V
af
, as is often the case in well-
designed, high performance BJT networks, (3-36) combines with (3-41) to deliver
cc kf
c
m
f T cc kf
1 I 4I
I
g .
n V 1 I I
| |
+
|
~
|
+
\ .
(3-42)
The last result portrays the forward transconductance as increasing linearly with collector current
I
c
with a slope, dg
m
/dI
c
, of roughly 1/n
f
V
T
at the low injection levels implied by I
cc
<< I
kf
. Under
high injection conditions, transconductance g
m
continues to increase with I
c
, but at a slope,
dg
m
/dI
c
, that is a factor of two smaller than that which we witness at low current levels. We are
lucky, for yet another electronics lesson surfaces for us without additional financial charge.
Chapter 3 BJ T Models &Biasing

- 214 -
Specifically, transconductance g
m
is a measure of attainable I/O gain in a BJT network. In-
creased gain potential accrues with increased g
m
, which mandates robust collector current. But
the aforementioned slopes suggest that diminishing returns accrue as currents approach levels
commensurate with the high injection state. And, of course, increased collector currents, just
like increased collector-emitter voltage, promote the dubious distinction of a circuit that burns
more power.
Although the emitter-base junction is forward biased in the linear active mode of BJT
operation, a narrow depletion layer nonetheless prevails at this PN junction. Accordingly, the
second component of the net emitter-base junction capacitance is the depletion capacitance, C
je
,
of the junction depletion layer. Under forward biased circumstances, this capacitance, which is
analogous to the depletion component of capacitance prevailing in a forward biased PN junction
diode, is given approximately by
e
jeo
je
m
eon
je
C
C ,
V
1
V
~
| |

|
|
\ .
(3-43)
where C
jeo
is the zero bias (meaning V
e
= 0) value of the junction depletion capacitance, V
je
is the
built-in potential of the emitter-base junction, and m
e
is the grading coefficient of the subject
junction. The potential, V
je
, is typically in the range of 800 mV to 900 mV, while parameter m
e
is
usually close to 0.5. It is understood that capacitance C
jeo
scales linearly with the emitter-base
junction area, A
e
. In summary, the net emitter-base junction capacitance, C

, as delineated in
Figure (3.11), is, recalling (3-39), (3-40), (3-41), and (3-43),
e
fo c jeo
c c b
be je m
f T kf af cc kf
eon
je
I C
I I V
C C C 1 1 1 .
n V I V 2 I I
V
1
V
t
| |
| | | |
|
| |
= + ~ + + +
|
| |
|
| |
\ . \ .
\ .
|

|
\ .
(3-44)
Since the base-collector junction of a BJT is reverse biased under forward active
circumstances, the capacitance, C

, in Figure (3.11) is exclusively a depletion capacitance.


Accordingly, it is given by the familiar mathematical form,
c
jco

m
c
jc
C
C .
V
1
V
=
| |

|
|
\ .
(3-45)
In (3-35), C
jco
is the zero bias (meaning V
c
= 0) value of the base-collector junction depletion
capacitance, V
jc
is the built in potential of the base-collector junction (of the order of 700 mV to
800 mV), and m
c
is the grading coefficient of the junction. Typically, 1/3 m
c
1/2. Capacit-
ance C
jco
, like C
jeo
, scales linearly with the emitter-base junction area.
3.2.4.5. Substrate Capacitance and Other Monolithic Parasitics
Monolithic technology has swallowed most of the recently developed, low power, state
of the art electronic systems. It is easy to understand the popularity indeed dominance of inte-
grated circuits in light of the increased response speed and enhanced bandwidth, radically dimi-
nished size, improved reliability, and a plethora of other advantages that pervade the monolithic
Chapter 3 BJ T Models &Biasing

- 215 -
art. But while the positive attributes of integrated circuit technologies outweigh their negative
aspects, there are, to be sure, potential shortfalls that must be carefully assessed, understood, and
mitigated. One such downside is the high cost of integrated circuit realization. The high cost of
manufacturing that first wafer of acceptable high performance chips might not be justified unless
the market for the realized circuit chips is sufficiently large. Testing issues are also demanding,
largely because the small surface footprints associated with a monolithic realization of an elec-
tronic network tempts us to incorporate progressively more features on chip. Many of these
additional features commonly address enhanced information processing and transmission
requirements, which mandate significantly wide bandwidths that may prove challenging to
achieve reproducibly and reliably. These wide bandwidth circuits often prove difficult to test
satisfactorily. Other integrated circuit shortfalls, as we shall discuss herewith, embrace substrate
parasitics that, in addition to incurring bandwidth degradation, can actually be so severe as to
cause catastrophic, thermally induced chip failures. Fortunately, thoughtful design approaches
premised on insightfully understood circuit and system concepts usually produce viable, if not
creative, solutions to the dilemmas encountered.

Figure (3.12). Simplified cross section representation of a monolithic NPN bipolar junction transistor. The dia-
gram is not drawn to scale. The section of the diagram enclosed by the dotted rectangle is the
intrinsic transistor. It corresponds to the cross section abstraction appearing in Figure (3.1a).
We initiate our focus on substrate issues by examining carefully the substrate diode,
DSC in Figure (3.11), and its associated substrate capacitance, C
s
. To this end, a simplified cross
section of an NPN monolithic BJT is provided in Figure (3.12). The vertical part of the diagram
enclosed by the dotted rectangle lying directly under the emitter terminal and consisting of the
n+-emitter, the p-type base, and the n-type collector is the intrinsic transistor and corresponds to
P-Type Substrate
N+ Buried Layer
N+ Type
Emitter
P-Type
Base
N-Type
Collector
N
+

C
o
l
l
e
c
t
o
r

C
o
n
t
a
c
t
Silicon Dioxide
P
+

S
u
b
s
t
r
a
t
e

C
o
n
t
a
c
t
P
+
S
u
b
s
t
r
a
t
e
C
o
n
t
a
c
t
Substrate Collector Base Emitter Substrate
Intrinsic
Transistor
Chapter 3 BJ T Models &Biasing

- 216 -
the simplified BJT structure in Figure (3.1a). Since all terminal contacts are necessarily formed
at the surface of the structure, the collector metal contact is incident with a heavily doped dif-
fused or implanted collector contact to reduce the parasitic series resistance associated with the
collector. A further reduction in this series resistance is fomented by assuring that this n+-collec-
tor contact is deep enough to coalesce with the n+ buried layer that abuts the lightly doped intrin-
sic collector region. The entire structure rests atop a lightly doped p-type substrate to which
electrical accessibility is provided at the surface through dual p+-substrate contacts. Aside from
allowing an electrical contact to the substrate foundation of the NPN transistor, these deep sub-
strate contacts create a mechanism to isolate the subject NPN device from proximately located
other chip transistors. The isolation proves effective if the substrate terminal at the transistor sur-
face is incident with the most negative potential afforded by the circuit in which the NPN transis-
tor is electrically embedded. This electrical connection ensures nominally non-conductive, re-
verse biased PN junctions around the periphery of the NPN unit. In effect, the reverse bias at the
collector-substrate junctions renders the NPN transistor a virtual electrical island in a sea of
potentially many other active and passive devices that are incorporated on the subject chip. Elec-
trical contact is similarly made to the p-type base by doping the base region adjacent to the emit-
ter region sidewalls at a level that is higher than the impurity concentration of the intrinsic base
immediately below the emitter. In addition to mitigating the effects of work function phenomena
between metal contact and semiconductor and reducing the series base resistance, this doping
gradient minimizes carrier injection from the emitter to the base along the emitter sidewalls, the-
reby rendering the simplistic diagram in Figure (3.1a) reasonably reflective of the transistor ac-
tion implied by the cross section under present consideration.
Our study of the diagram in Figure (3.12) reveals that in addition to realizing the de-
sired vertical NPN transistor, a parasitic PNP device, QP, is forged with the p-type substrate, the
n-type collector and the p-type base. While a parasitic PNP transistor is unquestionably formed,
questions can be raised as to whether its emitter is the NPN substrate or the base region of the
desired NPN unit. These questions can be answered only when the nature of the electrical
connection made to the substrate contact is clarified.

Figure (3.13). (a). Behavioral representation of a monolithic NPN transistor for the case in which the sub-
strate is biased to a potential that is larger than the potential applied to the collector of the
NPN device. (b). Behavioral representation of a monolithic NPN transistor for the case in
which the substrate is returned to the most negative circuit potential afforded by the circuit
into which the NPN transistor is embedded.
Base
Emitter
QP
Collector
Substrate
(a).
Base
Emitter
QP
Collector
Substrate
(b).
Chapter 3 BJ T Models &Biasing

- 217 -
To the foregoing end, consider the atypical case in which the substrate is not connected
to the most negative of available circuit potentials and instead supports a voltage with respect to
ground that is larger than the voltage developed at the collector of the NPN transistor. Because
the substrate-collector junction is forward biased, the substrate can rationally be viewed as the
emitter of parasitic transistor QP, and the resultant circuit level abstraction becomes the structure
we show in Figure (3.13a). The forward bias across the substrate-collector junction allows holes
from the substrate to be injected into the NPN collector region, particularly in the substrate-
collector junction neighborhood lying to the right of the buried layer. Given that the base-collec-
tor junction of the NPN device is reverse biased for forward active operation, the base-collector
junction of QP is correspondingly reverse biased. Traditional transistor action through the PNP
device is therefore fostered, which means that the base current conducted by the vertical NPN
device is perturbed by the collector current of the parasitic PNP transistor. In extreme cases, the
observed base current of the vertical NPN transistor may actually flow out of the device, as op-
posed to its normal directional flow, which is into the NPN base terminal. Assuming that the DC
beta of QP is greater than one, the immediate impact of this enhanced NPN base current is a
reduction of the available current transfer ratio, h
FE
, for the NPN unit. Obviously, the power
dissipation of the overall structure increases because the substrate now conducts the current that
is demanded by the emitter of transistor QP. This substrate flow can cause potentially damaging
heating effects in the relatively high resistivity substrate volume.
When, as is routinely required in linear signal processing applications, the substrate is
connected to the most negative circuit potential, the substrate-collector PN junction is reverse
biased. Accordingly, the substrate is precluded from serving as a PNP transistor emitter that in-
jects holes into the NPN collector, or equivalently, the PNP base. Instead, the substrate acts as
the collector region of transistor QP, thereby permitting the base of the NPN structure to be deli-
neated as the emitter of QP, as shown in Figure (3.13b). The routine reverse biasing of the base-
collector junction of the NPN transistor operated in its forward active mode imposes a reverse
bias across the emitter-base junction of transistor QP. Consequently, QP conducts only leakage
current and therefore exerts minimal impact on the operation of the target NPN device, least at
low signal frequencies. At high signal frequencies, the base-collector depletion capacitance of
QP can be absorbed into capacitance C

of the NPN transistor. Moreover, the reverse biased PN


junction diode observed at the QP emitter-base junction shunts the reverse biased diode evi-
denced at the NPN base-collector junction. The reversed biased substrate-collector junction can
be modeled as a shunt interconnection of a reverse biased diode, DSC, and the depletion capacit-
ance, C
s
, associated with the substrate-collector junction. The foregoing capacitance item as-
sumes its usual depletion capacitance form,
s
so
s
m
sc
js
C
C ,
V
1
V
=
| |

|
|
\ .
(3-46)
where V
sc
is the reverse biased, and therefore negative, voltage established across the substrate-
collector junction, V
js
is the built in potential of said junction, m
s
is the grading coefficient of the
subject junction, and C
so
is the V
sc
= 0 value of the substrate-collector depletion capacitance. For
a properly biased, minimal geometry, high speed NPN transistor, V
js
is in the range of 550 mV to
700 mV, m
s
is of the order of one-third, and C
so
is generally a few femtofarads to tens of femtofa-
rads.
Chapter 3 BJ T Models &Biasing

- 218 -
The base-collector junction of the NPN transistor is forward biased when this device
enters its saturation domain. Correspondingly, the emitter-base junction of the parasitic PNP de-
vice in Figure (3.13b) mirrors this forward biasing, which, along with the imposed reverse bias at
the substrate-collector junction, forces QP to conduct and actually to function in its forward ac-
tive domain. The result is a degraded short circuit current gain in the NPN transistor, whose base
must now supply current to the PNP emitter. Aside from degraded current gain, the power
dissipation of the entire structure increases and undesirable heating of the substrate is incurred
because of the collector current manifested in transistor QP. These observations support our ear-
lier contention that BJT operation in saturation must be avoided.
3.3.0. SMALL SIGNAL MODEL
We now know that in order for a bipolar junction transistor to function nominally as a
linear signal processor, it must be biased in its forward active domain. As we have previously
asserted, the prerequisites that cultivate operation in this linear domain are that the emitter-base
junction voltage, V
e
, must be at least as large as the junction threshold voltage, V
eon
, and the base-
collector junction voltage, V
c
, must be negative or zero. The latter requirement is equivalent to
stipulating an internal collector-emitter (or emitter-collector in PNP devices) voltage, V
b
, which
is equal to or greater than the emitter-base junction voltage, V
e
. For monolithic devices, an addi-
tional necessity is that the substrate terminal be returned to the most negative potential available
in the circuit into which the transistor is embedded. These biasing constraints coalesce to estab-
lish a quiescent collector current, say I
cQ
, and corresponding base and emitter quiescent currents,
I
bQ
and I
eQ
, respectively. Specifically,
( ) ( )
bQ cQ FE
cQ cQ
eQ bQ cQ FE bQ FE
FE FE
I I h
, I I
I I I h 1 I h 1
h
=
| |
= + = + = + =
|
\ .
(3-47)
where h
FE
is given by (3-37), and
cQ
FE
FE
eQ FE
I
h

I h 1
=
+
(3-48)
is nearly unity because h
FE
>> 1. These three static BJT currents are determined largely by the
quiescent emitter-base junction voltage, V
eQ
, and hence, they are essentially stipulated by the Q-
point value of the voltage, V
beQ
, applied to the emitter-base terminal. The three BJT currents are
far less sensitive to the Q-point collector-emitter terminal voltage, V
ceQ
. From Figure (3.11), we
see that voltages V
beQ
and V
ceQ
can be expressed as,
beQ bQ bb eQ eQ e
ceQ cQ c bQ eQ e
V I r V I r
.
V I r V I r
= + +
= + +
(3-49)
Since V
eQ
> V
eon
and all transistor currents are nonzero and positive in the forward active regime,
V
beQ
> V
eQ
> V
eon
. In actual practice, the Q-point base current and series emitter resistance are so
small that V
beQ
can be approximated by V
eQ
. Moreover, recall that the requirement that V
cQ
, the
Q-point value of the internal base-collector voltage, not exceed zero gives rise to the static
operating constraint, V
ceQ
> V
beQ
.
In the forward active domain, the small signal model of either an NPN or a PNP bipolar
junction transistor is the structure depicted in Figure (3.14). The subject model is burdened by
Chapter 3 BJ T Models &Biasing

- 219 -
two caveats. First, it is presumed that the model is typically exploited to arrive at conservative
estimates of bipolar circuit performance. Thus, the current-dependent resistance, r
b
in (3-38), is
supplanted by the maximum anticipated base resistance, r
bb
, which simplifies relevant circuit
analyses in that resistance r
bb
is current invariant. Second, the substrate is presumed connected
to the most negative of available circuit potentials. This means that the substrate-collector PN
junction diode, DSC in Figure (3.11), can be ignored for small signal analyses since it is reverse
biased and therefore conducts only small leakage currents. In light of the fact that the substrate
is connected purposefully to a suitable constant potential that is either circuit ground or a static
voltage lying below circuit ground, the substrate lies at signal ground potential. In other words,
no signal is supported by the substrate terminal. As witnessed in the small signal model of a PN
junction diode, the BJT model at hand is capable of establishing only the appropriate linear
interrelationships among the signal components of all node voltage and branch current variables
in the transistor model. It cannot predict Q-point voltages and currents. Indeed, the parameters
of the small signal model rely a priori on the numerical values of these Q-point currents and vol-
tages.

Figure (3.14). Approximate small signal model of either an NPN or a PNP bipolar junction transis-
tor. The model presumes that the transistor undergoing study is biased in its forward
active domain, which in turn presupposes that the substrate terminal is incident with
the signal ground of the circuit into which the transistor is embedded. In the absence
of specific model information, resistances r
c
and r
e
are often ignored.
In the model of Figure (3.14), r
bb
, r
e
, and r
c
, are physical resistances that account for
voltage drops incurred by currents flowing in the charge neutral regions of the base, emitter, and
collector, respectively. On the other hand, the resistance, r

, is a mathematical artifact arising


from a linear representation of the volt-ampere characteristics indigenous to the emitter-base
junction diode. In particular, if the dependence of the forward base current component, I
be
, on
internal emitter-base junction voltage is approximated by only the linear terms in its Taylor se-
ries expansion about the transistor operating point established in part by V
e
= V
eQ
,
( )
( )
e f T
V n V
cc e s be
be beQ e eQ
f f e
Q
I A J I
I 1 I V V .
V
e
c
= = ~ +
c
(3-50)
With reference to Figure (3.14) and our experience with the small signal modeling of the PN
junction diode, (V
e
V
eQ
) in this relationship is the signal-induced change, V, across the internal
emitter-base junction terminals and (I
be
I
beQ
) is the corresponding signal induced change, I, in
the forward base current. Accordingly, resistance r

in the subject model derives from


e f T
V n V beQ
be e s
Q
e f T f f T
Q
I
I A J 1
.
r V n V n V
e
c
= ~
c
(3-51)
Given that current I
beQ
closely approximates the quiescent transistor base current, I
bQ
, in the li-
near forward region of operation, (3-47) combines with (3-51) to deliver
r
bb
r
c
r

r
e
r
o
C

C
s
C
u
g V
m
Base
Emitter
Collector
Substrate
+

V

I
Chapter 3 BJ T Models &Biasing

- 220 -
f T f T FE f T

beQ bQ cQ
n V n V h n V
r .
I I I
~ ~ = (3-52)
We see that for a given quiescent collector current, I
cQ
, the small signal resistance, r

, is directly
proportional to the gain metric, h
FE
, whose measured value suffers significant variance due to
processing uncertainties. Additionally, the inverse dependence of r

on Q-point collector cur-


rent, along with the direct dependence of Boltzmann voltage V
T
on absolute temperature, renders
it dependent on junction temperature T
j
. It is possible to mitigate the temperature dependence of
resistance r

through a biasing design that ensures a quiescent collector current proportional to


absolute temperature. This specialized type of bias design is commonly referred to as a PTAT
design.
Like r

, the Early resistance, r


o
, in Figure (3.14) is also a mathematical artifact. But in
contrast to r

, which derives from a consideration of the volt-ampere characteristics of the emit-


ter-base junction, r
o
pertains to a different volt-ampere consideration. In particular, r
o
is related
to a coefficient in a linear truncation of the Taylor series expansion of the function that relates
transistor collector current to internal emitter-base junction voltage, V
e
, and collector-emitter vol-
tage, V
b
. From (3-36) and (3-5), the pertinent two-variable Taylor series expansion of the collec-
tor current, I
c
, is
( ) ( )
c c
c cQ e eQ b bQ
e b
Q Q
I I
I I V V V V .
V V
c c
~ + +
c c
(3-53)
The coefficient of (V
e
V
eQ
) on the right hand side of this relationship is the Q-point value of the
transconductance, g
m
, which we introduced in (3-41); that is,
cQ cQ bQ
c
m
e f T af ccQ kf
Q
I I V
I
g 1 1 .
V n V V 2 I I
| |
| |
c
|
= + |
|
| c
\ .
\ .
(3-54)
On the other hand, the coefficient of (V
b
V
bQ
) produces an expression for the Early resistance
r
o
. In particular, (3-36) yields
cQ
c ct
o b af bQ af
Q
Q
I
I I 1
,
r V V V V
c
= =
c +
(3-55)
whence
bQ af
o
cQ
V V
r .
I
+
= (3-56)
In most cases, voltage V
bQ
in (3-54) and (3-56) can be supplanted by the Q-point collector-emit-
ter voltage, V
ceQ
, since the quiescent voltage drops in both the collector resistance, r
c
, and the
emitter resistance, r
e
, are usually small enough to justify their tacit neglect. Thus,
cQ cQ ceQ
m
f T af ccQ kf
ceQ af
o
cQ
I I V
g 1 1
n V V 2 I I
.
V V
r
I
| |
| |
| ~ + |
|
|
\ .
\ .
+
~
(3-57)
Clearly, resistance r
o
in (3-57) is large for very small collector bias currents, I
cQ
, as well
as for large Early voltages, V
af
. With reference to the small signal model of Figure (3.14), it fol-
Chapter 3 BJ T Models &Biasing

- 221 -
lows that at low signal frequencies, where all device capacitances can be ignored, the collector-
emitter port of a BJT emulates an ideal voltage controlled current source (VCCS) for low current
biasing. However and despite this low frequency VCCS persona of the collector-emitter port,
the transistor does not behave as an ideal transconductance element because of the finite input
impedance evidenced between the base and emitter terminals. In other words, this VCCS post-
ures finite, as opposed to infinitely large, input impedance. This situation encourages
representing the collector-emitter output port as a current controlled current source (CCCS) that
is controlled by the signal current, I, flowing as shown through resistance r

. Since the model at


hand verifies V = r

I,
m m ac
g V g r I I , = (3-58)
where, by (3-57) and (3-52), the so-called signal beta, or AC beta,
ac
, of a bipolar junction
transistor is
cQ bQ
ac m FE
af ccQ kf
I V
g r h 1 1 .
V 2 I I
| |
| |
| = = + |
|
|
\ .
\ .
(3-59)

Figure (3.15). Alternative small signal model of the BJT. Note herein that in contrast to the small
signal model in Figure (3.14), the collector-emitter port contains the current con-
trolled current source,
ac
I, whose controlling current, I, is conducted by the model
resistance, r

.
We should take note of the fact that
ac
, is directly proportional to its static gain counterpart, h
FE
,
which in turn is directly dependent on the vagarious short circuit gain parameter, b
f
.
Figure (3.15) depicts the alternative CCCS model, for which prudence dictates our
underscoring that current I is not the base current at all signal frequencies. In particular, the net
signal base current must supply current to the branch represented by resistance r
t
, and the cur-
rents conducted by the capacitive formed of C

and C

. In short, current I in the


ac
I generator is
always only the signal base current component that flows through the resistance, r

.
EXAMPLE #3.3:
The diode-connected transistor in Figure (3.6a) operates in a circuit that allows
the silicon technology transistor to conduct a quiescent collector current, I
cQ
, of 4
mA. A room temperature (27 C) characterization of the transistor at hand
reveals a maximum base resistance, r
bb
, of 140 , a nominal series collector
resistance, r
c
, of 20 , and a nominal emitter resistance, r
e
, of 0.9 . Moreover,
the DC beta, h
FE
, of the considered device is found to be at least 120 amps/amp,
the knee current, I
kf
, is 12 mA, the Early voltage, V
af
, is 45 volts, and the
saturation current, I
s
, is 10 fA. Use these numerical data to compute the low
r
bb
r
c
r

r
e
r
o
C

C
s
C
u
J
ac
I
Base
Emitter
Collector
Substrate
+

V

I
Chapter 3 BJ T Models &Biasing

- 222 -
frequency small signal parameters of the transistor. Exploit these parameters to
determine the low frequency, small signal terminal resistance, say r
d
, of the
diode-connected structure. Assume an emitter-base junction injection
coefficient of n
f
= 1.
SOLUTION #3.3:
(1). In the diode interconnection of Figure (3.6a), the measurable quiescent collector-emitter
voltage, V
d
, of the transistor is identical to the quiescent base-emitter voltage, say V
beQ
. In
silicon, V
beQ
, and hence voltage V
d
, is rarely larger than 800 mV. Owing to the voltages
dropped across the internal collector and emitter resistances, the internal Q-point collector-
emitter voltage, V
bQ
, in Figure (3.9a) is therefore in the neighborhood of 800 mV. This
collector-emitter potential is assuredly smaller than the forward Early voltage, V
af
= 45 volts.
It follows that the collector current in (3-36) is essentially the net transport current, I
ct
.
Setting I
cQ
= I
ct
in (3-30), the Q-point Ebers-Moll transport current, I
ccQ
, can therefore be
determined. Unfortunately, a quadratic relationship must be solved to arrive at I
ccQ
. The
relevant fruit of this admittedly annoying exercise is
cQ kf
ccQ cQ
kf cQ
I 4I
I I 1 1 1 7.07 mA .
2I I
( | |
( | = + + + =
|
(
\ .
(E3-1)
(2). With n
f
= 1, I
s
= 10 fA, I
ccQ
= 7.07 mA, and, recalling (3-7), V
T
= 25.89 mV for a junction
temperature of T
j
= 300.16 K, (3-5) gives a Q-point voltage, V
eQ
, developed across the
intrinsic emitter-base junction diode of V
eQ
= 706.36 mV. Now, for I
cQ
= 4 mA and h
FE
= 120
amps/amp, the Q-point base current, I
bQ
, is I
bQ
= I
cQ
/h
FE
= 33.33 A, while the Q-point
emitter current, I
eQ
, is I
eQ
= (h
FE
+1)I
bQ
= 4.03 mA. These currents, the computed internal
emitter-base junction voltage of V
eQ
= 706.36 mV, the given base resistance of r
bb
= 140 ,
and the emitter resistance of r
e
= 0.9 imply, via (3-49), a quiescent base-emitter terminal
voltage, V
beQ
, of
beQ bQ bb eQ eQ e
V I r V I r 714.66 mV . = + + = (E3-2)
This voltage is only slightly more than 8 mV above its intrinsic junction voltage counterpart.
Since V
beQ
is identical to voltage V
d
in Figure (3.6a), the internal collector-emitter voltage,
V
bQ
, at the quiescent operating point of the diode-connected transistor is
bQ d cQ c eQ e
V V I r I r 631.03 mV . = = (E3-3)
Note that voltage V
bQ
is more than 71-times smaller than the forward Early voltage, V
af
, of the
transistor, which assuredly validates our previously invoked approximation of I
cQ
~ I
ct
in (3-
30).
(3). The foregoing calculations set the table for evaluating the small signal parameters of the
considered BJT. Using (3-52), the small signal emitter-base junction resistance, r

, is r

=
776.66 . From (3-54) the forward transconductance, g
m
, is 122.66 mS, and since
ac
= g
m
r
p
,
the AC beta of the transistor is
ac
= 95.26 amps/amp. Finally, V
bQ
= 631.03 mV, V
af
= 45 V,
and I
cQ
= 4 mA in (3-56) yield an Early resistance, r
o
, of r
o
= 11.41 K.
(4). If we lean on Figure (3.15), we can posture Figure (3.16) as the low frequency, small signal
model of the diode-connected transistor in Figure (3.6a). All of the device capacitances in
the model of Figure (3.15) are tacitly ignored because at present, our interest lies on only low
frequency diode characteristics. The desired small signal terminal resistance, r
d
, derives from
the ohmmeter voltage to current ratio, V
x
/I
x
. An analysis of the structure at hand provides
( )
x bb e x
V r r I r I = + + (E3-4)
and
Chapter 3 BJ T Models &Biasing

- 223 -

Figure (3.16). Low frequency, small signal model of the diode connected transistor in Figure
(3.6a). The effective, or small signal terminal resistance, r
d
, of the diode
connection is determined via the ohmmeter method, which entails a calculation
of the voltage to current ratio, V
x
/I
x
, of our imposed mathematical ohmmeter.
( ) ( )
x c x o x ac e x
V r I I r I 1 I r I . = + + + (

(E3-5)
Upon elimination of current I in these two relationships, the terminal resistance, r
d
, of the
diode is readily shown to be
( ) ( )
o c bb
x
d e
ac o
x
o c bb
r r r r
V
r r 10.43 ohms .
r
I
1
r r r r
+ +
= = + =
+
+ + +
(E3-6)
Since r
o
is a large resistance, (E3-6) can be approximated as
x bb
d e
x ac
V r r
r r 10.42 ohms ,
I 1
+
= ~ + =
+
(E3-7)
which differs insignificantly from the exact result in (E3-6).
ENGINEERING COMMENTARY:
The computed small signal diode resistance of 10.43 is comparable to the resistance
presented to a circuit by a traditional PN junction diode. This resistance is small because of
the large forward transconductance, and hence large AC beta, afforded by a BJT operated at
reasonable biasing levels. In stark contrast, the resistance presented by a diode-connected,
deep submicron technology MOSFET is ultimately shown to be considerably larger owing to
the relatively small forward transconductance typically afforded by a MOS technology
transistor.

Figure (3.17). The equivalent circuit in Figure (3.16) with the Early resistance, r
o
, ignored.
The approximate diode resistance stemming from the tacit neglect of the Early resistance is
worthy of further exploration. To this end, the pertinent small signal model is offered in
Figure (3.17), wherein the removal of resistance r
o
postures the controlled current source,

ac
I, as an ideal current generator that projects infinitely large resistance across the collector-
V
x
+

I
x
I
x
r
bb
r
c
r

r
e
r
o
J
ac
I
+

V

I
I
x
V
x
+

I
x
I
I I
x

I ( +1)I
x ac
J
V
x
+

I
x
I
x
r
bb
r
c
r

r
e
J
ac
I
+

V

I
V
x
+

I
x
I
I I
x

I = ( +1)I
x ac
J
Chapter 3 BJ T Models &Biasing

- 224 -
emitter terminals of the transistor. The series interconnection of the internal collector
resistance, r
c
, with this infinite resistance current source renders r
c
inconsequential, regardless
of its value. Moreover, since the resistance, r
e
, is in series with the port at which the
mathematical ohmmeter is applied to evaluate the diode resistance, the resistance, (r
bb
+ r

)
evidenced in the base circuit, is necessarily referred to the emitter. In turn, we know that the
emitter conducts a signal current that is larger than the signal current in the base by a factor of
(
ac
+ 1). Accordingly, it is reasonable to expect, as is confirmed by (E3-7), that the effective
resistance seen in series with r
e
is the resistance observed in the base, scaled by a factor of the
base current to emitter current ratio, 1/(|
ac
+ 1).
3.3.1. UNITY GAIN FREQUENCY
Sophisticated communication and data processing systems require large bandwidths to
process and transmit perpetually increasing amounts of audio, video, or digitized information. It
is only natural that engineers tasked with realizing these high performance systems insist on be-
ing provided with convenient circuit level metrics that quantify the high frequency capabilities of
the active devices available for possible deployment in these systems. A commonly adopted, but
not necessarily the meaningful or relevant, metric is the short circuit, unity gain frequency, f
T
,
which is commonly referenced as simply the unity gain frequency.

Figure (3.18). (a). Test circuit used in the measurement of the unity gain frequency, f
T
, of a BJT. (b). High fre-
quency model of the test structure in (a). (c). The model in (b) simplified by ignoring the collector
resistance, r
c
, and the emitter resistance, r
e
.
In order to facilitate our understanding of the engineering implications of metric f
T
, we
consider the test bipolar cell in Figure (3.18a). In this structure, the transistor, whose emitter is
connected to electrical ground, is biased in its linear regime by the quiescent base current, I
bQ
,
and the static voltage source, V
ceQ
. In the interest of analytical simplicity, both the static current
source and the static voltage source are treated as ideal sources of energy; that is, no Thvenin
I
bQ
V
be
+

I
bs
I

+

I
e
Q
e
s
+V
ceQ
I

+

I
c
Q
c
s
I
bs
I
es
I
cs
r
bb
r
c
r

r
e
r
o
C

C
s
C
u
g V
m
+

V

(a). (b).
I
bs
I
es
I
cs
r
bb
r

C
u
+

V

I
(c).
g V
m
Chapter 3 BJ T Models &Biasing

- 225 -
impedances are identified in conjunction with these energy sources. Transistor operation in its
forward active domain relies on selecting voltage V
ceQ
to ensure that it exceeds the quiescent
emitter-base voltage, V
beQ
. In turn, V
beQ
is presumably rendered larger than the turn on voltage
of the emitter-base junction by static current I
bQ
. A sinusoidal test signal with small current
amplitude I
bs
is applied in shunt with the aforementioned source of static base current. The com-
bined action of I
bQ
and I
bs
incurs a net collector current comprised of the superposition of a Q-
point current, I
cQ
, and a signal component, I
cs
, as we highlight in Figure (3.18a). Similarly, a Q-
point current, I
eQ
, superimposes with a signal current, I
es
, in the emitter lead of the transistor.
Before proceeding further, it may be instructive to address our earlier allegation to the
effect that the unity gain frequency lacks meaning and relevance as a circuit level figure of merit.
To this end the f
T
test cell in Figure (3.18a) itself offers cause for skepticism. In particular, no
rational design engineer is going to design a grounded emitter amplifier in which the collector of
the utilized BJT is grounded through the supply line voltage. Aside from offering no possibility
of an output signal voltage response at the collector, note that short circuiting the collector to sig-
nal ground all but shorts out the transistor substrate capacitance, which can establish a significant
time constant at the output port. This shorting, along with remanding the base-collector junction
capacitance, C

, as a simple base to ground capacitance, has the effect of unrealistically increas-


ing the theoretically achievable 3-dB bandwidth of the common emitter stage. A second reason
for skepticism associated with the viability of the f
T
metric, is the applied signal source in the
subject test cell is a current, as opposed to the voltage signal that commonly activates a common
emitter amplifier. Currents are conducted instantaneously by capacitances; in this case, the base-
collector and net emitter-base junction capacitances. Thus, the immediate effect of an input cur-
rent signal is to deemphasize the critical importance of the time required to charge these transis-
tor capacitances to appropriate signal voltage levels, which in turn liberalizes bandwidth esti-
mates. In a word, f
T
is indeed a measure of bandwidth but unfortunately, it is an overly generous
bandwidth measure.
Using the model of Figure (3.14), the small signal equivalent circuit of the test structure
in question is the network shown in Figure (3.18b). Since I
bQ
in Figure (3.18a) is a constant cur-
rent source, it does not appear in the small signal model. In effect, I
bQ
is replaced by an open cir-
cuit to reflect the fact that I
bQ
embraces no signal fluctuations and therefore offers zero signal
current value. Similarly, the collector in the equivalent circuit is grounded to the emitter because
V
ceQ
is a constant. It is therefore a source of zero signal voltage. Because I
bQ
and V
ceQ
are
necessarily set to zero for small signal analysis purposes, the only current flowing in the collector
of the equivalent circuit is the signal component, I
cs
, of the net collector current. Similarly, the
signal emitter current, I
es
, is the lone current flowing in the emitter lead of the model.
If we ignore the series collector resistance, r
c
, and the series emitter resistance, r
e
, we
can collapse the model in Figure (3.18b) to the simplified topology presented in Figure (3.18c).
Observe that setting r
c
to zero short circuits the substrate capacitance, C
s
, while setting both r
c

and r
e
to zero imposes a short circuit across the Early resistance, r
o
. Moreover, ignoring resis-
tances r
c
and r
e
allows the inherently three-pole structure in Figure (3.18b) to be emulated by the
simple single pole, or single time constant, circuit in Figure (3.18c). To the latter end, note that
the short circuit imposed at the collector port effectively connects capacitance C

from base to
signal ground and in parallel with capacitance C

.
Obviously, the frequency response of the I/O current transfer function, I
cs
/I
bs
, can be
extracted from the measurement test cell in Figure (3.18a). Indeed, this transfer function, which
Chapter 3 BJ T Models &Biasing

- 226 -
is denoted herewith as (je), can be determined straightforwardly from the simplified model
given in Figure (3.18c). In particular, the model advances
( )
bs

cs m
V
I j C C V
r
,
I g V jC V
= + +
=
(3-60)
whence
( )
( )
( )
ac m m
cs
bs

1 jC g g jC
I
(j) ,
1
I
1 jr C C
j C C
r

= =
+ +
+ +
(3-61)
where (3-59) has been used. This result confirms the anticipated low frequency, short circuit
current gain of
ac
. It also projects a right half plane zero at a frequency of g
m
/C

. The fre-
quency of this zero is invariably large owing to the relatively small base-collector depletion
capacitance, C

, and the usually substantial forward transconductance, g


m
, of a small geometry
BJT that is biased in its forward active domain. For that matter, the frequency, g
m
/C

, is often so
large (high tens to low hundreds of giga-radians/sec) as to cast aspersions on the propriety of the
simplified high frequency model we have used to generate (3-61). Consequently, we are justi-
fied to approximate the last result by the expression,
cs ac
bs
I
(j) .
I 1 j
~
+
(3-62)
In (3-62), the so-called beta cutoff frequency,
( )


1
,
r C C
=
+
(3-63)

Figure (3.19). Asymptotic approximation of the frequency response of the
short circuit, grounded emitter, current gain of a bipolar junc-
tion transistor.
is recognized as the resultant 3-dB bandwidth of the short circuit, small signal current gain,
(je). The unity gain frequency can now be extrapolated as the gain-bandwidth product,
ac

,
as suggested by the asymptotic frequency response plot given in Figure (3.19). This assertion
derives from the fact that at high signal frequencies, (3-62) collapses to

ac


(j) ,
j
>>
~ (3-64)
J a (j ) (in dB)
J
ac
(dB)
3 dB
a
J
0
a
T
a
S
l
o
p
e

=

2
0

d
B
/
d
e
c
-
Chapter 3 BJ T Models &Biasing

- 227 -
from which it is apparent that the magnitude of the current gain degrades to one at an approx-
imate radial frequency,
T
, which corresponds to frequency f
T
, of
( )
ac
m T
T


g
f .
2 2
2 C C
~ =
+
(3-65)
EXAMPLE #3.4:
Under room temperature operating conditions, the high frequency silicon transis-
tor in Figure (3.18a) is biased at a collector current, I
cQ
, of 800 A and a collec-
tor-emitter voltage, V
ceQ
, of 2 volts. The transistor has a maximum base resis-
tance, r
bb
, of 360 , a series collector resistance, r
c
, of 60 , and a series emitter
resistance, r
e
, of 1.5 . The short circuit current gain,
f
, of the device is 140
amps/amp, the knee current, I
kf
, is 10 mA, the Early voltage, V
af
, is 25 volts, and
the saturation current, I
s
, is 6 fA. For the base-collector junction, the capacit-
ance-related parameters are C
jco
= 5 fF, m
c
= 1/3, and V
jc
= 660 mV; for the
emitter-base junction, C
jeo
= 1.5 fF, m
e
= 1/2, and V
je
= 920 mV. Moreover, the
low current, short circuit transit time,
fo
, for base region minority carriers is
fo
=
2.5 pSEC. The emitter-base junction injection coefficient, n
f
, can be taken to be
one. Use these numerical data to compute the unity gain frequency, f
T
, at the
specified operating point.
SOLUTION #3.4:
(1). Equation (E3-1) in the preceding example defines the quiescent transport current, I
ccQ
, in
terms of the Q-point collector current, I
cQ
. For I
cQ
= 800 A and I
kf
= 10 mA, this relationship
gives
cQ kf
ccQ cQ
kf cQ
I 4I
I I 1 1 1 1.06 mA .
2I I
( | |
( | = + + + =
|
(
\ .
(E4-1)
With n
f
= 1, I
s
= 6 fA, and, recalling (3-7), V
T
= 25.89 mV for a junction temperature of T
j
=
300.16 K, (3-5) gives a Q-point voltage, V
eQ
, developed across the intrinsic emitter-base
junction of V
eQ
= 670.47 mV.
(2). Since parameter , to which the static beta, h
FE
, is directly proportional is large, the quiescent
base current, I
bQ
= I
cQ
/h
FE
, is correspondingly small. Thus, the Q-point emitter current, I
eQ
, is
virtually identical to its collector current counterpart, I
cQ
. Taking I
eQ
I
cQ
, it follows from
Figure (3.11) that the internal collector-emitter voltage, V
bQ
, is, with V
ceQ
= 2 volts, r
c
= 60 ,
and r
e
= 1.5 ,
bQ ceQ cQ c cQ e
V V I r I r 1.95 V . ~ = (E4-2)
In the interest of completeness, we can use (3-37) to enumerate h
FE
. In particular, for V
bQ
=
1.95 volts, and
f
= 140, h
FE
= 113.85 amps/amp, which is slightly more than 81% of the
Ebers-Moll parameter,
f
.
(3). We compute the forward transconductance, g
m
, with the help of (3-41). For the given and
calculated variables,
cQ bQ
c
m
f T af ccQ kf
I V
I
g 1 1 29.22 m .
n V V 2 I I
| |
| |
|
= + = |
|
|
\ .
\ .
(E4-3)
Chapter 3 BJ T Models &Biasing

- 228 -
(4). Recalling (3-40), the effective value,
fe
, of the minority carrier transit time is
cQ
kf
fe fo
bQ
af
I
1
I
2.505 pSEC
V
1
V
| |
+
|
|
= =
|
+ |
|
\ .
(E4-4)
for
fo
= 2.50 pSEC. It follows by (3-39) that the emitter-base diffusion capacitance, C
be
, is,
for g
m
= 29.22 mS and
fe
= 2.505 pSEC,
be fe m
C g 73.19 fF . = = (E4-5)
(5). The remaining device capacitances derive from (3-43) and (3-45). In the former of these two
relationships, the emitter-base junction threshold potential, V
eon
, can be taken as 700 mV, de-
spite the fact that the computed value of the emitter-base junction voltage, V
eQ
, is about 30
mV smaller. Equation (3-43) is, after all, only an approximation of the depletion capacitance
evidenced at the forward biased junction. Additionally, capacitance C
jeo
is so small that the
depletion component of the net emitter-base junction capacitance is doubtlessly inconsequen-
tial to the present exercise. Accordingly, with C
jeo
= 1.5 fF, V
je
= 920 mV, V
eon
= 700 mV,
and m
e
= 1/2,
e
jeo
je
m
eon
je
C
C 3.07 fF .
V
1
V
~ =
| |
|
|
\ .
(E4-6)
In order to garner a value of capacitance C

in (3-45), the intrinsic base-collector junction


voltage, V
cQ
, must first be computed. Appealing to Figure (3.11),
cQ eQ bQ
V V V 1.28 volts . = = (E4-7)
Thus, (3-45) yields
c
jco

m
cQ
jc
C
C 3.49 fF ,
V
1
V
= =
| |
|
|
\ .
(E4-8)
with C
jco
= 5 fF, V
jc
= 660 mV, and m
c
= 1/3.
(6). Recalling that capacitance C
t
is simply the sum of capacitances C
be
in (E4-5) and C
je
in (E4-
6), (3-65) finally delivers
( ) ( )
m m
T
fe m je
g g
f 58.32 GHz .
2 C C 2 g C C
= = =
+ + +
(E4-9)
Those who may be concerned with the tacit neglect of the right half plane zero in (3-61) can
verify that for the stipulated operating point conditions, g
m
/C

~ 1,332 GHz, which is almost


23-times larger than f
T
in (E4-9). Consequently, this right half plane zero bodes no substan-
tive engineering significance.
ENGINEERING COMMENTARY:
The procedure underlying the numerical evaluation of the unity gain frequency of a BJT is
computationally intensive. In order to allay any trepidation that may ensue from this
computational intensity, the procedure is documented herewith merely to demonstrate the
utility of all of the modeling relationships derived to this point. In practice, and as you will
be thrilled to learn, operating point printouts accompanying SPICE simulations of BJT cir-
cuits include a numerical delineation of f
T
.
The critical issue at hand is the practical utility of the unity gain frequency metric. In brief,
its principle value is to serve as a measure of comparison among devices proposed for
Chapter 3 BJ T Models &Biasing

- 229 -
deployment in broadband analog or high-speed digital circuit applications. The rationale sur-
rounding this contention is that transistors exemplifying very large values of f
T
for a specified
quiescent operating point can generally be expected to perform more admirably at high signal
frequencies than can competitive devices exuding smaller values of the unity gain metric.
For example, a transistor boasting f
T
= 100 GHz is arguably capable of processing more faith-
fully very high signal frequencies than can transistors offering f
T
= 40 GHz.
While the foregoing statement reflects solid engineering rationale, it is important for us to
appreciate that with the exception of very specialized circuit topologies, f
T
is an incredibly
optimistic measure of achievable circuit performance at high signal frequencies. It is even
more vital that we comprehend the logic that underlies this asserted negativity. In particular,
f
T
is a frequency measure for only the short circuit current gain of a transistor cell whose
emitter is grounded. It pertains to a circuit topology whose base is driven by an ideal signal
current source, the response to which is a current delivered to a short circuited load termina-
tion. As such, the f
T
metric is effectively a measure of only the time required to transport
charge carriers across the base region. To wit, the net applied base current, (I
bQ
+ I
bs
), serves
to forward bias the emitter-base junction of the subject transistor. This forward biasing pro-
motes the injection of charge carriers from the emitter to the base. In turn, such injection
gives rise to a net emitter signal current, (I
eQ
+ I
es
). Because of the narrowness of the base
volume and the reverse bias imposed at the base-collector junction, the preponderance of
emitter-injected carriers is transferred to the collector region where they incur a net collector
current of (I
cQ
+ I
cs
). Once the carriers injected into the base are indeed delivered to the
collector, the short circuited load imposed at the collector simplifies an assessment of fre-
quency response. In particular, the gain metric, (j) in (3-61), and frequency metric f
T
in (3-
65) inherently ignore the time required to charge the substrate capacitance and any other
capacitances implicit to the actual load that we ultimately append to the collector port. In
other words, f
T
fails to account for the frequency response of the output voltage produced by
the applied input current since in effect, the output voltage is clamped to zero by the short cir-
cuit imposed at the output port. Moreover, and especially for the case of a first stage in a
high performance electronic system, f
T
is likewise oblivious to the time required to charge in-
put port capacitances associated with the utilized transistor. The tacit neglect of capacitive
charging times is significant in practical circuits. For example, in a circuit designed to deliver
an output voltage response to an applied input signal, the achievable 3-dB bandwidth is rarely
larger than about an order of a magnitude smaller than f
T
.
Potentially notable exceptions to the foregoing assertions are current mode circuits, which ex-
tract output responses as signal currents that are applied as currents to succeeding stages.
Current mode signal processing is addressed later in this text. But for the moment, observe
that in the case of the grounded emitter configuration, the collector is a relatively high imped-
ance port owing to the large Early resistance that prevails therein. Accordingly, the collector
can be modeled accurately as an almost ideal Norton equivalent network. If the Norton out-
put current is then applied to a subsequent amplification stage that features relatively low in-
put impedance, a short circuit is effectively approximated at the collector port of the
predecessor stage. To the extent that the input port of the first stage boasts low input imped-
ance so that large port voltages are precluded, f
T
becomes a meaningful barometer of high
frequency circuit performance. Of course, short circuited input ports in either predecessor or
follow on load stages are never precisely realizable. As a result, the achievable bandwidths in
prudently designed current mode configurations remain themselves rarely larger than 50% to
60% of the published f
T
value.
In summary, f
T
is arguably a viable, and indeed convenient, metric for purposes of compara-
tive shopping of transistors earmarked for deployment in high performance, broadband net-
works. But except for current mode configurations, which can be adopted only at circuit
interstages stages that include neither the input first stage nor the output last stage it is a
Chapter 3 BJ T Models &Biasing

- 230 -
virtually useless circuit level figure of merit. Its demonstrable circuit impropriety as a high
frequency performance measure stems from the fact that the f
T
measure is oblivious to the
time required to charge device and critical circuit capacitances at both input and output am-
plifier ports.
Although transistor vendors and process foundries are anxious to quote impressive f
T
-
values to skew the comparative shopping to which our foregoing comments allude, they are reti-
cent to underscore the fact that f
T
varies with collector current. Indeed, f
T
is a notably sensitive
function of the quiescent collector current, I
cQ
, when I
cQ
is small, as is typical of circuits con-
strained to function at low power levels. In the true spirit of aggressive marketing, quoted unity
gain frequency values invariably reflect maximum attainable values, which may unfortunately
correspond to collector currents deemed inappropriate for specific applications. To wit, the
transistor parameterized in the preceding example generates the f
T
-versus- I
cQ
characteristic dis-
played in Figure (3.20). A careful examination of the data underpinning this curve reveals that
the maximum value, say f
TM
, of the unity gain frequency is 58.3 GHz, which is achieved at a
collector current of I
cM
= 831.8 A. Fortunately, the curve at hand displays a rather broad maxi-
mum, thereby negating the need to set the quiescent collector current precisely to achieve a unity
gain frequency that is within a few percent of its theoretical maximum. Note, however, that it
makes little sense to bias the transistor of interest to the right of current I
cM
in that similar f
T
-val-
ues are achievable at the lower circuit power dissipation associated with current biasing below
I
cM
.

Figure (3.20). The unity gain frequency, f
T
, plotted as a function of the quiescent collector current,
I
cQ
, for the transistor studied in Example #3.4. The quiescent collector-emitter voltage
of the subject transistor is held at 2 volts.
An analytical delineation of the optimal collector current associated with maximal unity
gain frequency is a challenge owing to the dependence of numerous relevant modeling parame-
ters on collector current. Nonetheless, we can deduce acceptable approximations to the optimal
current and corresponding maximal unity gain frequency. To this end, return to (3-65) and note
that the net capacitance, say C
net
, in the denominator on the right hand side is
0
10
20
30
40
50
60
0.010 0.100 0.962 9.618
U
n
i
t
y

G
a
i
n

F
r
e
q
u
e
n
c
y
,

f
T
(
G
H
z
)
Collector Current, I
cQ
(mA)
I
cM
f
TM
Chapter 3 BJ T Models &Biasing

- 231 -
m
net je fe j
C C C C g C , = + + = + (3-66)
where (3-39) and (3-44) have been used. Moreover, we have introduced the sum total, C
j
, of
transistor depletion capacitances as
j je
C C C . = + (3-67)
In the last expression, C
je
and C

are given by (3-43) and (3-45), respectively. While capacitance


C
je
is a constant, C

is a function of the intrinsic base-collector junction reverse bias, V


c
, which
depends somewhat on the collector current owing to the presence of series resistances in the
collector and emitter leads of the transistor. Because these series resistances are small, this
collector current dependence can be ignored, thereby establishing C
j
as a constant, independent
of quiescent collector current. In particular, the tacit neglect of intrinsic series resistances im-
plies that the intrinsic collector-emitter voltage is simply the externally applied collector-emitter
voltage, V
ceQ
, whence V
cQ
equates to the voltage difference, (V
eon
V
ceQ
). Moreover, voltage V
bQ

is presumed to be significantly smaller than the Early voltage, V
af
, so that t
fe
in (3-39) becomes
cQ
kf cQ
fe fo fo
bQ
kf
af
I
1
I I
1 .
V
I
1
V
| |
+
|
| |
|
= ~ + |
| |
\ .
+
|
|
\ .
(3-68)
The relationship for the unity gain frequency in (3-65) now becomes
( )
m m
T
cQ
fo m j
kf
g g
f .
2 C C I
2 1 g C
I
= ~
( + | |
+ + ( |
|
(
\ .
(3-69)
At small collector currents, the transconductance parameter, g
m
in (3-54) collapses to
cQ cQ bQ cQ
m
f T af f T ccQ kf
I I V I
g 1 1 ,
n V V n V 2 I I
| |
| |
| = + ~ |
|
|
\ .
\ .
(3-70)
where we continue to presume that voltage V
bQ
is much smaller than the Early metric, V
af
.
Specifically, transconductance g
m
, which increases monotonically for all values of the quiescent
collector current, I
cQ
, is seen as increasing linearly with small quiescent collector current I
cQ
.
This simplified transconductance relationship, allows us to couch (3-69) in the form
cQ
m
T
cQ fo cQ
fo m j f T cQ j
kf f T kf
I
g
f .
I I
2 1 g C 2n V 1 I C
I n V I
~ ~
( ( | | | |
+ + + + ( ( | |
| |
( (
\ . \ .
(3-71)
Equation (3-71) is arguably valid through the immediate neighborhood of maximum f
T
in that
Figure (3.20) suggests maximal f
T
is achieved at a collector current that is substantively smaller
than the forward knee current of a BJT.
Equation (3-71) affirms the original allegation of a current dependence ascribed to the
unity gain frequency metric. Aside from such affirmation, it also highlights two additionally
important, design-oriented issues. First, it validates the nominally linear rise of f
T
with current
I
cQ
that is observed in Figure (3.20) for low collector currents. From (3-71), we note that the
slope of this low current rise converges to 1/2n
f
V
T
C
j
, which means that progressively larger
depletion capacitances at either or both transistor junctions slows the current rate of f
T
ascent to
Chapter 3 BJ T Models &Biasing

- 232 -
its maximum value. Second, since (3-71) delivers positive f
T
for all considered values of I
cQ
and
further yields f
T
= 0 at both I
cQ
= 0 and I
cQ
= , it foretells the existence of an optimal current,
say I
cM
, commensurate with securing maximal unity gain frequency. This optimal current de-
rives from constraining to zero the derivative, df
T
/dI
cQ
, in (3-71). The result of this somewhat
annoying exercise is
f T kf j
cM
fo
n V I C
I .

= (3-72)
Now, if we set I
cQ
= I
cM
in (3-71) we arrive at maximum unity gain frequency, say f
TM
, of
fo
TM
f T j
fo kf
1 2
f .
n V C
1 2
I
=
+
(3-73)
We should probably tweet home the fact that the foregoing expression articulates 1/t
fo
as the
largest possible radial value of the maximum unity gain frequency. We note further that this
maximum f
T
value is approached when the knee current, I
kf
, is large. The last observation sug-
gests that high injection breeds diminished frequency response capabilities. This suggestion is
reasonable in that high injection creates the proverbial traffic jam of carriers in the base, whereu-
pon the mobility of those carriers is degraded.
When (3-72) and (3-73) are applied to the transistor studied in Example #3.4, I
cM
=
823.3 A, and f
TM
= 54.66 MHz. These computations differ from their simulated values by
slightly more than 1% and about 6.7%, respectively, which is good enough for government work,
while confounding marketing practices.
3.3.2. UNITY POWER GAIN FREQUENCY
The unity gain frequency discussed in the preceding subsection liberally brackets the
high frequency response capabilities of a grounded emitter transistor in terms of the frequency
response of its short circuit, and therefore maximum, current gain. Although mathematical
tractability and ease dictate that the small signal, frequency domain performance of electronic
networks be evaluated in terms of either current gain or voltage gain transfer functions, we
should record that the primary purpose of active circuits is to amplify signal power. It is there-
fore meaningful and sensible to assess high frequency transistor response capabilities in terms of
the maximum power gain afforded by the utilized transistor.
To the foregoing end, consider the grounded emitter amplifier of Figure (3.21a) in
which the static supply voltages, V
cc
and V
bb
, combine to ensure that the utilized BJT operates in
its forward active regime. The signal source, V
s
, is applied to the amplifier input port through a
complex series impedance, Z
s
(j), which is understood to include the Thvenin impedance of the
signal source itself. In response to V
s
, which is presumably a small amplitude sinusoid, a signal
component, V
os
, of the net output port voltage, V
o
, is generated. In addition, signal voltage Vs
manifests a signal component, V
is
, to the net input port voltage, V
i
. The amplifier, whose output
port is terminated to signal ground in the complex load admittance, Y
l
(j), can be represented as
a voltage controlled current source, as we suggest in Figure (3.21b). In this Norton representa-
tion, Y
fe
(j)V
is
represents the short circuit, output signal current, while Y
oe
(j) is the shunt output
admittance associated with the amplifier output port. At the amplifier input port, it is convenient
to separate the intrinsic base resistance, r
bb
, from the net input impedance or admittance. Accor-
dingly, the admittance, Y
ie
(j), is the load presented to the signal source circuit by only the net
Chapter 3 BJ T Models &Biasing

- 233 -
admittance that is pervasive of the branch that shunts the intrinsic emitter-base junction.

Figure (3.21). (a). A grounded emitter amplifier. (b). Voltage controlled current source representation
of the small signal characteristics postured by the I/O ports of the amplifier in (a).
Assuming that the transistor in Figure (3.21a) derives from a monolithic fabrication
process, the device equivalent circuit shown in Figure (3.14) launches the small signal amplifier
model depicted in Figure (3.22a). Since the Norton equivalent output current, Y
fe
(j)V
is
in Fig-
ure (3.21a), is the current conducted by a short circuited load, the model appropriate to determin-
ing Y
fe
(j) is the structure given in Figure (3.22b). Observe that the only difference between the
topologies of Figures (3.22a) and (3.22b) is that load admittance Y
l
(j) in the former diagram is
supplanted by a short circuit in the latter figure. From Figure (3.22b), the signal current, I
os
, con-
ducted by the short circuited load satisfies
( )
os m m
I g V jC V g jC V . = = (3-74)
On the other hand, signal voltage V relates to the signal component, V
is
, at the network input port
as
( )
( )
( )( )



bb

is
bb
bb

r
r
1 jr C C
r r V
.
r
V
1 j r r C C
r
1 jr C C
+ +
+
= =
+ +
+
+ +
(3-75)
Using the last two expressions, we find that the Norton transadmittance, Y
fe
(j), is
( )( )

m
bb m
os
fe
is
bb
jC
g r
1
r r g
I
Y (j) .
V
1 j r r C C
| |

|
+
\ .
= =
+ +
(3-76)
The right half plane zero at g
m
/C

is invariably so large as to lie outside the frequency range over


which the transistor model in Figure (3.14) can be presumed valid and is therefore ignored
henceforth. Thus, the transadmittance in (3-76) can be approximated at high signal frequencies
+

Y
(
j
)
o
e
a
Y
(
j
)
i
e
a
I
o
I
os
r
bb
V
s
V
s
+
-
V
bb

V
o
V
os
V
i
+V
cc
Y (j )V
fe is
a
(a). (b).
V
is
Y
(
j
)
l
a
Z (j )
s
a
Z (j )
s
a
Y
(
j
)
l
a
Chapter 3 BJ T Models &Biasing

- 234 -
(but not so high as to encroach on the frequency of the aforementioned right half plane zero) as

Figure (3.22). (a). Small signal, high frequency equivalent circuit of the amplifier in Figure (3.21a). (b).
Small signal model used in the evaluation of the forward transadmittance function, Y
fe
(j).
(c). Small signal model for evaluating the Norton admittance, Y
oe
(j), established at the am-
plifier output port. (d). Small signal model for evaluating the Norton admittance, Y
ie
(j),
established at the intrinsic emitter-base junction of the utilized transistor.
+

I
os
V
s
V
os
V
is
(a).
r
bb
r

r
o
C

C
s
C
u
g V
m
+

V

I
os
(b).
r
bb
r

r
o
C

C
s
C
u
g V
m
+

V

I
x
V
x
(d).
r

r
o
C

C
s
C
u
g V
m
+

V = V

x
Y (j )
ie
a
Y
(
j
)
l
a
Z (j )
s
a
+

V
s
V
is
Z (j )
s
a
(c).
r
bb
r

r
o
C

C
s
C
u
g V
m
+

V

I
x
V
x
Y (j )
oe
a
V
is
Z (j )
s
a
V
os
Y
(
j
)
l
a
Chapter 3 BJ T Models &Biasing

- 235 -
( )
os m T
fe
is bb
bb
I g
Y (j) ,
V jr
jr C C
= ~ =
+
(3-77)
where
m
T

g

C C
=
+
(3-78)
is the transistor unity gain frequency introduced in (3-65). It is interesting to note that the form
of (3-77) implies that the high frequency transadmittance of a grounded emitter BJT amplifier
reflects the response properties of an ideal integrator because of the presence of (j), which
corresponds to Laplace operator s, in the denominator.
Figure (3.22c) diagrams the equivalent circuit appropriate to evaluating the shunt out-
put admittance, Y
oe
(j). This structure is the original model in Figure (3.22a) with two modifica-
tions. First, the independent signal source, V
s
, is set to zero, as is mandated by a Thvenin
impedance computation at any network port. Second, the load admittance, Y
l
(j), is supplanted
by a mathematical ohmmeter that is simulated by the independent current source, I
x
. This current
forges a voltage, V
x
, across, and in disassociated polarity with, current I
x
so that the target output
admittance, Y
oe
(je), is simply I
x
/V
x
. Conventional circuit analysis reveals
( ) ( )
x s x m
o
1
I j C C V g jC V ,
r
(
= + + +
(

(3-79)
and
( )
( )
x
bb s
1
j C C V jC V 0 .
r r R
(
+ + =
(
+
(

(3-80)
Inserting the solution for voltage V in (3-80) into (3-79) leads to
( )
( ) ( )
( )
( )
bb s m
x
oe s
x o
bb s
j r r R C g jC
I 1
Y (j) j C C .
V r
1 j r r R C C
( +

= = + + +
( + + +

(3-81)
For high frequency signal environments where transconductance g
m
can still be presumed to be
substantively larger than the capacitive susceptance, C

, (3-81) reduces to the more compact


relationship,
( )
oe T s
o
1
Y (j) C j C C .
r
~ + + + (3-81)
We note with considerable interest that the base-collector depletion capacitance, C

, generates a
conductance (real) component,
T
C

, to the net shunt output admittance. We may be able to ex-


ploit this result when a specific circuit application warrants a lossless reduction in the amplifier
output resistance. In particular, placing a capacitor across the base-collector ports of a common
source amplifier enhances the value of the base-collector junction depletion capacitance, C

. For
given or known
T
, we may choose this expanded capacitance value to contrive the additional
shunt output conductance (lowered shunt output resistance) that our design environment requires.
Observe that the additional conductance has the laudable attribute of burning no signal power
since it derives exclusively as the magnitude of a capacitive admittance at frequency
T
. In
asserting this claim, we assume, of course, that the capacitance we use is ideal; that is, the
capacitance is divorced of any shunt terminal resistance.
Figure (3.22d) is the small signal model for calculating the shunt input admittance,
Y
ie
(j) for the subject grounded emitter amplifier. We recognize that the voltage, V
x
, which is
Chapter 3 BJ T Models &Biasing

- 236 -
developed across the imposed mathematical ohmmeter, is identical to the signal voltage, V,
appearing across the emitter-base junction. A conventional nodal circuit analysis delivers
( )
( ) ( )
x os

s os m
o l
1
I j C C V jC V
r
,
1
j C C V g jC V 0
r Z (j)
(
= + +
(

(
+ + + =
(

(3-82)
where Z
l
(j) is the impedance corresponding to the load admittance, Y
l
(j). The elimination of
voltage V
os
in these two independent relationships leads to
( )
( )( )
m o l
x
ie

o l s
g r Z (j)
I 1
Y (j) j C 1 C ,
V r
1 j r Z (j) C C

(

( = ~ + + +
`
+ + (

)
(3-83)
where the indicated approximation exploits the presumption that for all signal frequencies of
interest, g
m
>> C

. At high signal frequencies that do not contradict the last inequality, (3-83)
collapses to
( )

x
ie m
s
C
I 1
Y (j) g j C C .
V r C C
| |
= ~ + + + |
|
+
\ .
(3-84)

Figure (3.23). Approximate high frequency, Norton equivalent I/O port model for the grounded emit-
ter amplifier in Figure (3.21a).
As is the case with the shunt output admittance, the base-collector depletion capacitance, C

,
spawns a small shunt input conductance component in the form of the second term on the right
hand side of (3-84). Equation (3-84), along with (3-81) and (3-77), gives rise to the high fre-
quency I/O port model we present in Figure (3.23). This topology clearly identifies the net shunt
resistances and capacitances at both the input and output ports of the amplifier. In the interest of
clarity, we observe that while Y
oe
(j) is the net admittance facing the terminating load admit-
tance, Y
ie
(je) is not the net input admittance faced by the signal source at the base terminal of the
transistor. Instead, the input impedance driven by the applied input signal is [r
bb
+ 1/Y
ie
(j)].
I
os
a
T is
V
j r a
bb
r
o
a
T
C
u
1
C
u
C
s
r
bb
C

C
u
r

C + C
s u
g C
m u
Y (j )
ie
a
+

V
s
V
is
V
os
Z (j )
s
a
Y
(
j
)
l
a
Y (j )
oe
a
Chapter 3 BJ T Models &Biasing

- 237 -
The prerequisite for maximum power gain in any type of amplifier is the successful
realization of conjugate impedance or admittance matches at both the input and the output ports.
In particular, the source impedance, Z
s
(j), must be the complex conjugate of the net input
impedance it faces at signal frequency . Concurrently, the load admittance, Y
l
(j), must be a
conjugate match to the net output admittance that it shunts. Achieving these conjugate matches,
particularly over a broad passband of signal frequencies, is hardly a casual walk in the proverbial
park on a sunny weekend morning. The requisite engineering tasks entail the design and
implementation of appropriate I/O filters that respectively couple the signal source to the input
port and the load to the amplifier output port to produce the desired matching. These filters are
generally nominally lossless structures, which is to say that their intrinsic branch elements are
exclusively inductances and capacitances. As a result, coupling filters do not waste significant
amounts of applied signal power prior to being processed for delivery to the load termination.
The lossless nature of coupling filters looms significant in many modern communication systems
whose received radio frequency signal often projects anemic amplitude. Another issue that we
need to address with an incorporation of I/O matching filters is overall network stability. In
particular, impedance matching at both the input and output ports for certain types of transistor
amplifiers can result in an unstable network in the sense that one or more network poles end up
lying in the right half complex frequency plane.
The conjugate admittance match at the output port implies two operational require-
ments. First, the shunt conductance component, say G
l
, of the load admittance must equate to
the real part, or conductance component, of Y
oe
(je). In particular,
| |
T o
l oe T
o o oe
1 r C
1 1
G Y (j) C .
r r R
Re
+
= = + = (3-85)
Second, the susceptive component of load admittance Y
l
(j) must be inductive to enable its
resonance with the net shunt output capacitance, (C

+ C
s
), at the radial signal frequency, . The
proper selection of a load that satisfies these two design requirements resultantly compacts the
output port section shown in Figure (3.23) to the simple topology of Figure (3.24a), which
projects an output signal voltage, V
os
, of

Figure (3.24). (a). The high frequency output port model of the grounded emitter amplifier in Figure
(3.21a) when the load admittance, Y
l
(j), is selected to be a conjugate match to the
Norton output admittance, Y
oe
(j), in Figure (3.23). (b). High frequency input port
model of the grounded emitter amplifier under the condition of a source impedance
[Z
s
(j)] conjugate match to the net input impedance, r
bb
+ 1/Y
ie
(j) in Figure (3.23).
T is oe
os
bb
V R
V .
jr 2
| |
=
|
\ .
(3-86)
I
os
a
T is
V
j r a
bb
R
oe
r
bb
+

V
s
V
is
V
os
R
oe
r
bb
(a). (b).
Chapter 3 BJ T Models &Biasing

- 238 -
The corresponding maximum signal power, say P
omax
, delivered to the resistive component of the
load that terminates the output port is
2 2
os T is
omax oe
oe bb
V V
P R .
R 2r
| |
= =
|
\ .
(3-87)
At the input port, the real part, say R
s
, of the effective source impedance, Z
s
(je), must
be set to effect a conjugate match between the source impedance and amplifier input impedance,
[r
bb
+ 1/Y
ie
(je)]. With reference to Figure (3.23),
( )
( )
( )
ie
ie
2
ie
ie
m
s
1 jR C C
1 1
R ,
Y (j) C
1
1 R C C
g j C C
r C C

+

= =
`
| |
(
+ +
+ + +
| )
|
+
\ .
(3-88)
where
ac m
ie

m ac
s
g 1
R .
C C
1
g 1
r C C C C
=
| | | |
+ +
| |
| |
+ +
\ . \ .
(3-89)
Interestingly, the impedance, 1/Y
ie
(je), is purely imaginary at very high signal frequencies. In
particular,
( )
( )
( )
2
ie
2
ie
large
ie
jR C C
1 1
.
Y (j)
j C C
jR C C
+
~ =
+
(
+

(3-90)
Thus, the magnitude of the very high frequency current conducted by resistance r
t
in Figure
(3.23) is insignificant to the current conducted by the net shunt input port capacitance, (C

+ C

).
This revelation hardly warrants prize paper recognition in view of our understanding that
capacitances in the sinusoidal steady state emulate short circuited elements when they are com-
pelled to conduct high frequency currents. It follows that the real part of 1/Y
ie
(j) approaches
zero at high frequencies, whence the source resistance, R
s
, commensurate with input port imped-
ance matching becomes
s bb bb bb
ie ie
1 1
R r r r .
Y (j) Y (j)
Re Re
( (
= + = + ~
( (

(3-91)
Figure (3.24b) shows the immediate ramification of a high frequency input port impedance
match, where it is to be understood that the reactive component of the original source impedance,
Z
s
(j), has been selected to resonate with the net shunt capacitance, (C

+ C

). Such a design
tack is tantamount to ensuring that the sum of the reactances associated with Z
s
(j) and 1/Y
ie
(j)
is zero at the signal frequency, , of interest.
For the maximum power transfer condition implied by (3-91), the maximum signal
power, P
imax
, delivered to the input port of the grounded emitter amplifier is obviously
2
is
imax
bb
V
P .
r
= (3-92)
A combination of this result with (3-87) leads to a maximum power gain, A
p
, of
Chapter 3 BJ T Models &Biasing

- 239 -
2
omax oe T
p
imax bb
P R
A ,
P 2 r
| |
| |
=
| |
\ .
\ .
(3-93)
and recalling (3-85),
( )
2
oe T T
p
2
bb
bb T o
R
A .
2 r
4 r C 1 1 r C
| |
| |
= =
| |
\ . +
\ .
(3-94)
Somewhat disconcertingly, (3-94) shows that the high frequency power gain of a grounded emit-
ter amplifier degrades sharply with increasing signal frequency. This observation explains the
debilitating pain we experience when we are tasked with the responsibility of achieving substan-
tial signal power gain at very high frequencies. Indeed, power gain A
p
is inversely proportional
to the square of the radial frequency, , which means that the power gain frequency response
rolls off with increasing frequency at a rate of 40 dB/decade.
A maximum power gain of one effectively defines the practical utility of an amplifier.
In other words, the frequency at which unity power gain is achieved effectively defines the maxi-
mum frequency for which the amplifier behaves as an active network capable of greater than un-
ity gain. This frequency, say
max
, at which A
p
degrades to one is, by (3-94),
T
max
bb
T o

,
1
4r C 1
r C
=
| |
+ |
|
\ .
(3-95)
or in units of hertz,
max
T T
max
bb
bb
T o

f f
f ,
2 8r C
1
8r C 1
2f r C
= = ~
| |
+
|
|
\ .
(3-96)
where the indicated approximation reflects the presumption, 2tf
T
r
o
C

>> 1. For the transistor


examined in Example #3.4, which at the stipulated operating point has r
bb
= 360 , C

= 3.49 fF,
and f
T
= 58.32 GHz, the preceding equation delivers f
max
= 42.86 GHz, which is more than 26%
smaller than the f
T
rating of the device.
When r
bb
C

> 1/4
T
, which is a commonly satisfied condition, particularly for SiGe
heterojunction bipolar transistors, the unity power gain frequency, f
max
, more conservatively
brackets the high frequency performance ceiling of a transistor than does the unity current gain
frequency, f
T
. Despite this arguably laudable conservatism, device selection decisions premised
on f
max
must still be weighed carefully and tempered in light of the myriad of analytical
approximations we invoked to preserve our sanity while formulating (3-96). More importantly,
the engineering implications implicit to the concept of the unity power gain frequency must be
placed into proper perspective. In particular, f
max
represents the approximate input signal fre-
quency for which the maximum possible power gain of a grounded emitter amplifier degrades to
unity. But maximum power gain is realized if and only if conjugate impedance matches prevail
between terminating load and amplifier output impedances and between signal source and am-
plifier input impedances. Except for certain classes of narrowband, tuned amplifiers, such conju-
gate matches are rarely achievable without filtering heroics in broadband architectures. Indeed,
most broadband amplifiers, and particularly lowpass amplifiers, do not operate with conjugate
impedance matches at I/O ports, which means that these amplifiers do not deliver maximum
power gain. In fact, they may be designed expressly for the delivery of maximum voltage or cur-
Chapter 3 BJ T Models &Biasing

- 240 -
rent gains or perhaps specific values of these gains. Thus, just like the short circuit figure of me-
rit, f
T
, does not reflect realistic operating conditions, f
max
may likewise be somewhat impertinent
to a broad range of amplifier topologies. In these cases, the actual achievable bandwidths are
generally found to lie in the range of one-fifth to one-third of f
max
.
An even more insidious problem is that all grounded emitter amplifiers cannot be de-
signed to deliver match terminated maximum power gain. As we briefly mentioned above, some
amplifiers are potentially unstable, which is to say that there exists a range of passive load
terminations for which self-sustaining oscillations can be supported by the considered network
under zero input signal conditions. Potential instability does not surface in the foregoing dis-
course because the high frequency models invoked are simplified to an extent that the actual
potential instability mechanisms of common emitter units are masked. More complicated high
frequency models, which embrace the response ramifications of time delays associated with the
forward transconductance and the dynamics observed at junction sidewalls in the complicated
two dimensional monolithic macromodel of Figure (3.12), may imply potential instability for
certain quiescent operating points. It follows that grounded emitter amplifiers represented by
these high level models may be incapable of delivering maximum power gain without risking
instability. In these cases, the pertinence of f
max
in (3-96) is dubious.
3.4.0. BJT BIASING
As we have already noted, we are compelled to bias analog electronic circuits in order
to facilitate nominally linear signal processing of applied input voltage or current signals. In the
case of bipolar junction transistors, the biasing problem fundamentally addresses two design-
oriented issues. The first of these issues is the selection of a quiescent collector current, I
cQ
,
which is appropriate to the satisfaction of the I/O specifications targeted for the proposed circuit.
Such selection must be mindful of the fact that a necessary condition for nominally linear BJT
operation that BJTs must be biased in their linear, forward active regimes. Recall that in this
operating domain, the base-emitter voltage, V
be
, of each BJT must be sufficiently large to estab-
lish, for all pertinent signal levels, an intrinsic junction voltage that is at least as large as the thre-
shold potential of the emitter-base junction. Moreover, we must ensure that the intrinsic base-
collector junction voltage is negative or at most zero for all time. The latter voltage constraint is
satisfied automatically in NPN devices if collector-emitter voltages, V
ce
, are at least as large as
base-emitter voltages, V
be
. In practice, we find it prudent to set the Q-point value of the collec-
tor-emitter voltage above the base-emitter voltage by an amount that at least equals the antic-
ipated signal swing across the collector-emitter voltage. Assuming a small or zero impedance in
the emitter lead, this swing is proportional to the product of the gain magnitude and applied input
signal amplitude. Analogous constraints apply to PNP units whose emitter-collector voltages,
V
ec
, must be larger than the emitter-base voltages, V
eb
, which support the desired quiescent
collector currents.
The selection of suitable quiescent collector currents is hardly a visceral engineering
exercise. These currents are typically premised on desired circuit gains, since gain is a function
of current-dependent device forward transconductance. The quiescent collector current sup-
ported by the biasing design might also be chosen in light of considerations surrounding network
bandwidth, noise, distortion, power dissipation, or other circuit performance barometers deemed
by the circuit designer as critical to a satisfying realization of system performance specifications.
In addition to the junction voltage constraints underlying linear domain operation of a BJT, an
Chapter 3 BJ T Models &Biasing

- 241 -
important practical issue must be appreciated and addressed by the circuit designer during the
collector current selection process. In particular, it makes no sense to bias a BJT at a collector
current that exceeds the device knee current. One problem associated with high current biasing
is needlessly enhanced power dissipation. Another problem implicit to biasing at or beyond the
transistor knee current is that the DC beta, h
FE
, decreases monotonically with high collector cur-
rent levels, thereby compromising the current gain of the network into which the subject transis-
tor is connected. While forward transconductance increases monotonically with collector Q-
point current, the unity gain frequency, f
T
peaks at a current that is smaller than the device knee
current. The immediate implication of this fact is that biasing the collector at a current to the
right of the f
T
peak produces an f
T
value that is identical to that forged slightly to the left of the f
T

peak. Thus, power dissipation budgets, thermal concerns, and even electrical noise considera-
tions render high current biasing foolish when suitably lower current biasing results in similar
device and circuit performance. Although design generalities in electronics are fraught with
engineering peril, the portability culture renders one assertion abundantly clear. In particular, the
quiescent collector current of each active device within an electronic network should be chosen
as the smallest current level commensurate with nominally linear device operation and both the
predictable and reliable satisfaction of all stipulated circuit operating specifications.
The second of the two-step biasing design task derives from the previously espoused
fact that the quiescent collector current conducted by a BJT fixes the numerical values of several
branch elements in the small signal models of Figures (3.14) and (3.15). It follows that the bias-
ing structure must establish each device collector current in a reliable and predictable fashion. In
most cases, these collector currents are desirably constant, although in a few, carefully con-
trolled, design situations, we may wish them to be linear functions of junction operating tempera-
ture. For example, recall from (3-54) that the forward transconductance at low collector currents
is proportional to the ratio of quiescent collector current to Boltzmann voltage. Since the
Boltzmann voltage is directly proportional to absolute temperature, a temperature invariant g
m
,
which translates to a gain invulnerability to operating temperature, requires a collector current
that is likewise proportional to absolute temperature (PTAT).
But temperature is not the only environmental factor that determines design quality.
Suppose, for example, that device biasing currents fluctuate as a function of noise coupled
parasitically to the static voltage supply line of a circuit. The resultant contamination of such
small signal parameters as r

, C

, g
m
, and r
o
produce a time varying model for which the chal-
lenges associated with executing tractable small signal analytical analysis all but preclude the
generation of predictable and reproducible results.
In summary, the biasing problem is seen as generally entailing the implementation of
collector currents that are predictable constants. Implicit to the requirement of predictable and
reproducible biasing current is that the current in question be rendered as insensitive as possible
to the impact exerted on device characterization metrics by the vagarious nature of semiconduc-
tor device processing and manufacturing. Stated quite simply, the quiescent collector current,
I
cQ
, of each BJT must be reliably predictable in terms of designable circuit elements. It must
usually be appropriately desensitized to temperature, and it must be independent of signal vol-
tages, signal currents, and the parametric uncertainties that comprise the implicit baggage of ac-
tive monolithic devices.
3.4.1. PASSIVE BIASING NETWORKS
The most straightforward of biasing structures engaged for use in linear signal
Chapter 3 BJ T Models &Biasing

- 242 -
processing networks employ only passive elements to realize a desired quiescent collector cur-
rent. In the subsections that follow, we examine two passive networks from four distinct
perspectives. The first of these design-oriented perspectives is the penchant of the proposed net-
work to achieve and sustain a predictable quiescent operating current. Second, we attempt to
illuminate the sensitivity of the quiescent current to key transistor parameters. Third, we deter-
mine the degree to which the quiescent collector current is affected by increases in the junction
operating temperature of the subject bipolar devices. Finally, the dependence of Q-point collec-
tor current on signal swings manifested at the collector port is investigated. The last investiga-
tion is tantamount to examining the small signal impedance established at the collector port.
Since we generally desire a constant collector current and since sources of constant current are
characterized by infinitely large terminal impedances, we wish to establish a small signal imped-
ance seen looking into the collector terminal of the subject transistor that is ideally infinitely
large.
3.4.1.1. Worlds Worst BJT Biasing Circuit
The task of developing biasing strategies begins by acquiring an understanding of the
two major issues that accompany the task of engineering a bias circuit. These issues, which em-
brace quiescent collector current dependence on the static gain parameter, h
FE
, and the inherently
positive temperature coefficient of collector current, are highlighted by the simple biasing cell
offered in Figure (3.25a). The circuit at hand uses the voltage divider formed of resistances R
1

and R
2
to set the quiescent base-emitter voltage, V
beQ
, which in turn supports the desired quies-
cent collector current, I
cQ
. Since I
cQ
is largely determined by the emitter-base junction bias when
the transistor operates in its linear domain, it is nominally independent of the collector load resis-
tance, R
l
, which is selected to satisfy small signal gain or other requirements. However, R
l
does
set the quiescent collector-emitter voltage, V
ceQ
in accordance with

Figure (3.25). (a). Simple biasing circuit for a bipolar junction transistor. (b). An equivalent representa-
tion of the structure in (a).
cc l cQ ceQ
V R I V . = + (3-97)
For a given power supply voltage, V
cc
, and a desired quiescent collector current, I
cQ
, this KVL
relationship demonstrates that in view of the fact that V
ceQ
must be sufficiently larger than V
beQ
to
+
-
I /h
cQ FE
R
1
R
l
R
2
I
cQ
I
cQ
V
cc
+V
cc
+

V
ceQ
h +1
FE
R
2
h
FE
R +R
1 2
( )
( )
V
beQ
+

(a).
I /h
cQ FE
R
l
R ||R
1 2
I
cQ
I
cQ
+V
cc
+

V
ceQ
h +1
FE
h
FE
( )
V
beQ
+

(b).
Chapter 3 BJ T Models &Biasing

- 243 -
promote BJT operation in its linear regime, large values of R
l
must be avoided. In concert with
the linear domain requirement, observe that the base current is delineated in Figure (3.25a) as
I
cQ
/h
FE
, whence an emitter current that is a factor of (h
FE
+1) larger than the base current.
The application of Thvenins theorem to the circuit in Figure (3.25a) results in the
equivalent circuit representation that we contrive in Figure (3.25b). In the latter diagram,
( )
cQ
2
cc 1 2 beQ
1 2 FE
I
R
V R R V ,
R R h
| | | |
= +
| |
+
\ . \ .
(3-98)
which delivers
FE 1
cQ cc beQ
1 2
h R
I V 1 V .
R R
( | |
= +
( |
\ .
(3-99)
Prior to using this result to assess the quality of the subject biasing circuit, it is important to
understand the reason underlying the decision to apply KVL to the base-emitter loop of the cir-
cuit, as opposed to using (3-97), which is the fruit of KVL applied to the collector-emitter loop.
In particular, (3-97) delivers the irrefutably simpler collector current expression,
cc ceQ
cQ
l
V V
I .
R

= (3-100)
While this equilibrium relationship is valid, it conveys the incorrect impression that the quiescent
collector-emitter voltage, V
ceQ
, is an independent voltage variable on which the quiescent collec-
tor current, I
cQ
, depends. But (3-33) and (3-36) demonstrate that the collector current of a BJT is
only weakly dependent on the internal collector-emitter voltage, V
b
, and thus its extrinsic
counterpart, V
ceQ
, since the Early voltage, V
af
, is a relatively large voltage metric. Theoretically,
the collector current is independent of V
ceQ
if the idealized case of infinitely large Early voltage
is adopted. In contrast, (3-33) and (3-36) show a pronounced, exponential dependence of collec-
tor current on internal emitter-base junction voltage, V
e
, which relates intimately to the base-
emitter quiescent voltage, V
beQ
. Accordingly, (3-99) propounds a design-oriented, and thus far
more relevant, expression for Q-point collector current than does (3-100). In a word, collector-
emitter voltage V
ceQ
in (3-100) exerts minimal impact on the quiescent collector current, I
cQ
,
while I
cQ
in (3-99) is intimately related to the quiescent base-emitter voltage, V
beQ
.
Equation (3-99) offers two reasons for nominating the biasing circuit of Figure (3.25a)
as the worst in the world. The first of these reasons is the direct dependence of quiescent collec-
tor current on the gain metric, h
FE
. We recall that h
FE
is directly proportional to the Ebers-Moll
current transfer parameter,
f
, which, because of its inverse dependence on the narrow width of
the base in a bipolar junction transistor, can neither be controlled nor predicted accurately and
reliably. Thus, the precise value of h
FE
for a given transistor is elusive, which renders an accu-
rate prediction of I
cQ
dubious. The upshot of the matter is that conventional monolithic
processing, which advances a vagarious nature to h
FE
, renders impossible the accurate numerical
delineation of I
cQ
in Figure (3.25a).
A second reason motivating a veto of the biasing circuit at hand is unacceptably large
temperature sensitivity of the quiescent collector current. Recall from the discussion in Section
(3.2.0) and the temperature sensitivity disclosures in the preceding chapter on PN junction diodes
that in order to sustain constant current in the face of junction temperature increases, the internal
emitter-base (diode) junction voltage must decrease with junction temperature at a nominally
constant rate. This requisite decrease in intrinsic emitter-base junction voltage can be semi-
empirically translated to a decrease in terminal base-emitter voltage, V
beQ
, as
Chapter 3 BJ T Models &Biasing

- 244 -
beQ be j
V S T , ~ (3-101)
where S
be
is a constant of the order of 2 mV/C, and AT
j
is the change observed in the operating
temperature, T
j
, of the emitter-base junction. Accordingly, (3-98) provides a collector current
temperature coefficient, say o
i
, (since this text is slotted for the university student market, the
liberal use of Greek symbols is compelled) of
cQ
FE be
i
j 1 2
I
h S
.
T R R
~ (3-102)
The expression at hand shows that the temperature sensitivity factor, S
be
, is amplified by h
FE
,
which while precisely unpredictable, is nonetheless an assuredly large number. The actual
temperature coefficient of the quiescent collector current can be expected to be somewhat larger
than o
i
in (3-102) owing to the slight dependence on temperature of parameter h
FE
and the non-
zero temperature coefficients associated with the circuit resistors used in the biasing network.
It is important that we supplement, through mere circuit inspection, the temperature
sensitivity implications of (3-102) with an engineering appreciation of this important issue. In
particular, if h
FE
is very large, which is to say that the base current in the network shown in Fig-
ure (3.25a) approaches zero for finite collector current I
cQ
, voltage V
be
derives as a simple resis-
tive divider off the power line voltage, V
cc
. Indeed, this observation is confirmed by (3-98). To
the extent that the resistance ratio, R
2
/R
1
, is accurately controlled and nominally temperature
invariant, and assuming that voltage V
cc
is a temperature invariant constant, the base-emitter ter-
minal voltage, V
beQ
, and hence, the internal emitter-base junction voltage, V
e
, are held constant.
But we have already witnessed that in order to mitigate the of a BJT saturation current that in-
creases with increasing junction temperature, voltage V
e
(and hence V
be
) must decrease at
roughly a temperature rate of 2 mV/C. Unfortunately, the divider in the subject circuit sustains
constant V
beQ
. This means that the collector current is free to increase with temperature in accor-
dance with the degree to which the transistor saturation current is sensitive to junction tempera-
ture.
Aside from providing a qualitative measure of the alleged ineffectiveness of the biasing
cell depicted in Figure (3.25a), the foregoing discourse offers a clue as to how we might improve
the biasing design. In particular, we need to allow V
be
to decrease appropriately with tempera-
ture. As we shall see in the next section of material, this decrease can be achieved by employing
feedback that senses the undesirable temperature-induced increase in quiescent collector current.
Once sensed, this increased collector current can be transformed to a voltage, probably through
use of nothing more complicated than a resistor. The transformed voltage (voltage across the
deployed resistance) can then be used to subtract from the voltage used to drive the base-emitter
terminals of the transistor. In the process, collector current I
cQ
is forced to decrease in response
to its original thermally induced increase. We can even propose that the quality of our compen-
sated bias network can be meaningfully quantified by comparing the original current increase to
its feedback-controlled decrease. Obviously, we achieve nirvana if the decreased collector cur-
rent matches the original, temperature-induced, increased current.
EXAMPLE #3.5:
The silicon transistor in the biasing circuit of Figure (3.25a) has a minimum h
FE

of 100. Using a 3 volt power supply, design the circuit so that it dissipates no
more than 8 mW of power, while delivering a quiescent collector current of 2 mA
Chapter 3 BJ T Models &Biasing

- 245 -
at a collector-emitter voltage of 1 volt at room temperature. Assume that the
transistor delivers h
FE
= 100 and that the required quiescent base-emitter vol-
tage, V
be
, is 720 mV. For this design, estimate the resultant change in quiescent
collector current when the emitter-base junction temperature rises by 30 C. To
the latter end, take S
be
= 1.8 mV/C.
SOLUTION #3.5:
(1). The simplest calculation pertains to the collector load resistance, R
l
. From either Figure
(3.25a) or (3-100), I
cQ
= 2 mA, V
cc
= 3 volts, and V
ceQ
= 1 volt requires
cc ceQ
l
cQ
V V
R 1 K .
I

= = (E5-1)
(2). The current, say I
R1
, conducted by resistance R
1
in Figure (3.25a) is
beQ cQ
R1
2 FE
V I
I .
R h
= + (E5-2)
The subject figure also confirms that the power supply must deliver a current of I
cQ
+ I
R1
to
the biasing circuit. It follows that the power delivered to the circuit by voltage source V
cc
,
which is the power, P
dis
, dissipated by the biasing circuit, is
( )
beQ
FE
dis cc cQ R1 cc cQ
FE 2
V
h 1
P V I I V I .
h R
( | | +
= + = +
( |
\ .
(E5-3)
Note that the bracketed quantity on the right hand side of this expression is the net current
flowing to ground, since the first term in the bracketed quantity is the transistor emitter cur-
rent, while the second term is the current flowing through resistance R
2
. For V
cc
= 3 volts, h
FE

= 100, I
cQ
= 2 mA, and V
beQ
= 720 mV, P
dis
= 8 mW stipulates R
2
= 1.11 KO.
(3). Equation (3-99) can now be exploited to determine the value of resistance R
2
. For V
cc
= 3
volts, h
FE
= 100, R
1
= 1.11 kO, I
cQ
= 2 mA, and V
beQ
= 720 mV, R
2
= 355.1 O. This required
value of resistance R
2
means that the 8 mW power dissipation specification cannot be met in
light of all other stipulated operating requirements.
(4). With S
be
= 1.8 mV/C, h
FE
= 100, R
1
= 1.11KO, and R
2
= 355.1 O, the temperature coeffi-
cient, o
i
, of the Q-point collector current is found, using (3-102), to be o
i
= 668.6 A/C.
Given AT
j
= 30 C, the computed change in collector current is AI
cQ
= o
i
AT
j
= 20.1 mA. In
truth, the collector current cannot be perturbed by this amount for at best, the transistor satu-
rates as the collector circuit in Figure (3.25a) rises toward its maximum possible value of
V
cc
/R
l
= 3 mA. Even this maximum cannot be precisely achieved in that the collector-emitter
voltage can be reduced to only its small, but certainly nonzero, saturation value.
ENGINEERING COMMENTARY:
This simple, if not impractical, example teaches two lessons. The first is that all calculations
executed on an active network must be carefully scrutinized in light of the assumptions on
which these analyses are premised. In the case at hand, it is presumed at the outset that the
transistor operates in its linear domain. For linear operation of the circuit at hand, the collec-
tor current must remain smaller than about 3 mA, which is the collector current that theoreti-
cally flows if the collector-emitter voltage can be reduced to zero. Accordingly, the
calculated, temperature-induced change in quiescent collector current of better than 20 mA is
a meaningless computation, except to suggest that the transistor in question indeed saturates
merely because of an increase in the operating temperature of the emitter-base junction. And
mind you, this increased temperature most likely derives as a self-heating phenomena in-
curred by the very collector current we are attempting to stabilize in our biasing cell.
Chapter 3 BJ T Models &Biasing

- 246 -
The second lesson articulated by this example, is that the circuit in Figure (3.25a) is terrible.
Aside from the unpredictability of collector current due to the inherent uncertainty in the gain
parameter, h
FE
, it is difficult to sustain linear domain operation over routinely encountered
temperature excursions. For example, routine self-heating of a junction readily results in a 10
C increase in junction operating temperature. But even for this modest 10 C increment, the
calculated change in quiescent collector current is almost 6.7 mA, which is more than suffi-
ciently large to incur device saturation.
3.4.1.2. Current Controlled Voltage Feedback Biasing
The shortfalls of the simple biasing circuit in Figure (3.25a) are circumvented if an
emitter degeneration resistance, R
ee
, is inserted into the emitter lead, as we show in Figure
(3.26a). As we suggested in the preceding section of material, this resistance inserts voltage
feedback, which takes the form of the indicated voltage, V
re
, developed across resistance R
ee
, into
the base-emitter loop. This voltage is clearly proportional the quiescent collector current, the-
reby allowing is to adjust automatically the static base-emitter voltage when the quiescent collec-
tor current, I
cQ
, deviates from its design target. We note that this automatic adjustment capability
of base-emitter voltage V
beQ
contrasts sharply with the previously considered biasing configura-
tion, which effectively and deleteriously maintains constant base-emitter voltage.

Figure (3.26). (a). BJT biasing circuit incorporating emitter degeneration as a feedback vehicle for the
stabilization of the quiescent collector current. (b). Equivalent circuit of the network of (a).
We can glean a qualitative appreciation of the effectiveness of resistance R
ee
in Figure
(3.26a) by assuming at the outset that the quiescent collector current meets its design goal.
Subsequent to establishing the correct collector current in the steady state, let I
cQ
increase, per-
haps because of self-heating. The increase in I
cQ
is sensed directly as an increase in the
aforementioned voltage, V
re
. A study of the equivalent circuit in Figure (3.26b) allows us to
surmise that voltage V
bx
at the base node of the transistor is approximately constant. In particu-
lar, a constant, current invariant V
bx
materializes if the Thvenin resistance, (R
1
||R
2
), is small
and/or the minimum anticipated value of h
FE
is large. The latter parametric condition minimizes
+
-
I /h
cQ FE
R
1
R
ee
R
ee
R
l
R
2
I
cQ
I
cQ
I
cQ
V
cc
+V
cc
+

V
ceQ
h +1
FE
h +1
FE
R
2
h
FE
h
FE
R +R
1 2
( ) ( )
( )
V
beQ
+
+ +

(a).
I /h
cQ FE
R
l
R ||R
1 2
I
cQ
+V
cc
+

V
ceQ
V
beQ
+

(b).
V
re
V
re
V
bx

V
bx
Z
x
Z
x
Chapter 3 BJ T Models &Biasing

- 247 -
the quiescent base current conducted by the transistor, thereby ensuring a small voltage drop
across the aforementioned Thvenin resistance. Since V
be
= V
bx
V
re
, an increase in voltage V
re
,
is therefore met by a decrease in the base-emitter voltage, V
be
. In turn, diminished V
be
serves to
reduce the collector current, thereby offsetting, albeit partially, the parasitic increase in quiescent
collector current. Of course, this self-correction mechanism also functions for a decreasing I
cQ
in
that diminished I
cQ
produces a reduced V
re
, which manifests an increased V
be
that mitigates the
original current reduction.
By inspection of the equivalent circuit in Figure (3.26b),
( )
cQ
2 FE
cc 1 2 beQ ee cQ
1 2 FE FE
I
R h 1
V R R V R I ,
R R h h
| | | | | | +
= + +
| | |
+
\ . \ . \ .
(3-103)
whence
( ) ( )
1
cc beQ
2 2
cQ FE
1 2 1 2 FE ee
R
V 1 V
R R
I h .
R R R R h 1 R
( | |
+
( |
| |
\ .
(
=
|
(
+ + +
\ .
(

(3-104)
The dependence of I
cQ
on the poorly controlled gain parameter, h
FE
, is substantively reduced if
we choose resistances that ensure (R
1
||R
2
) << (h
FE
+ 1)R
ee
. It is interesting that this inequality
conflates with our previous requirement that voltage V
bx
, which energizes the base terminal of
our network, be a constant, independent of the transistor base current. The quantification of the
extent to which the parallel combination of resistances R
1
and R
2
is smaller than the net resis-
tance, (h
FE
+ 1)R
ee
depends on the desired degree of accuracy ascribed to setting the actual
collector current. For example, if I
cQ
is to be controlled to within 10% of its design target,
(R
1
||R
2
) (h
FE
+ 1)R
ee
/10 constitutes an appropriate design tack. If, on the other hand, 1% con-
trol is required, (R
1
||R
2
) should be of the order of 100-times smaller than (h
FE
+ 1)R
ee
. Degree of
accuracy notwithstanding, (R
1
||R
2
) << (h
FE
+ 1)R
ee
collapses (3-104) to the approximate result,
FE 2 1
cQ cc beQ
ee 1 2 2
R R
I V 1 V ,
R R R R
( | || | | |
~ +
( | | |
+
\ . \ . \ .
(3-105)
where
FE
is given by (3-48). Observe that as long as the minimum anticipated value of h
FE
is
much larger than one, as it inevitably is,
FE
approaches unity, and I
cQ
in (3-105) is rendered vir-
tually independent of h
FE
. Accordingly, the inclusion of an emitter degeneration resistance (R
ee
)
serves to mitigate the undesirably pronounced sensitivity of quiescent collector current on h
FE
.
Recall that this undesirable sensitivity is an implicit signature of the awful biasing circuit in Fig-
ure (3.25a).
Apart from virtually eliminating the problem of I
cQ
sensitivity to h
FE
, emitter degenera-
tion proves effectual from the standpoint of relative temperature insensitivity. Using (3-101),
cQ
FE be
i
j ee
I
S
,
T R
~ (3-106)
which demonstrates that unlike the collector current temperature sensitivity in the circuit of Fig-
ure (3.25a), the emitter-base junction temperature sensitivity coefficient, S
be
, is not amplified by
the large current gain parameter, h
FE
. To be sure, (3-100) offers an arguably best case sensitivity
measure because of numerous approximations invoked in the course of its development. To wit,
(3-106) presumes that the temperature coefficient of resistance R
ee
is small and can be ignored,
the dependence of V
cc
on temperature is negligibly small, and the small temperature sensitivity of
Chapter 3 BJ T Models &Biasing

- 248 -
parameter
FE
is inconsequential. Note that the temperature coefficients of resistances R
1
and R
2

are likely to prove immaterial in that these resistances appear only as resistive ratios in the quies-
cent collector current expression. In particular, let R
1
and R
2
be laid out proximately on the inte-
grated circuit chip so that they experience essentially the same operating temperature. If, in
addition, these resistors comparably sized diffused or implanted geometric structures, and if their
individual values are within an order of magnitude or so of one another, the temperature depen-
dence of either R
1
/R
2
or R
2
/R
1
is unlikely to prove significant to the observed performance of the
circuit. For a given sensitivity target, (3-106) establishes a convenient basis for selecting
appropriate emitter degeneration.
The degree to which current I
cQ
modulates in response to signals appearing at the
collector port of the network in Figure (3.26a) can be discerned through quantifying the indicated
output impedance, Z
x
, established at the collector terminal. To this end, the subject transistor can
be replaced by the transistor small signal model of Figure (3.15). At very high frequencies,
impedance Z
x
is invariably dominated by the shunting substrate capacitance, C
s
, which is a rela-
tively large parasitic capacitance in conventional monolithic processes. Accepting this conten-
tion without proof, attention presently focuses on uncovering only the low frequency component,
say R
x
, of impedance Z
x
. Accordingly, all capacitances in the transistor model at hand are set to
zero. The ohmic resistances, r
e
, and r
c
, are also ignored without fear of significant accuracy
impairment, so that the resultant low frequency, small signal equivalent circuit is the topology
delineated in Figure (3.27). In this representation, voltage V
cc
is supplanted by a short circuit
since the small signal value of this ideally constant voltage is zero. An additional noteworthy
point is that output resistance R
x
does not include the collector load resistance, R
l
. Such neglect
does not reflect engineering oversight since the analytical objective here is to discern the
sensitivity of quiescent collector current to signal changes at the collector terminal for any load
resistance that sustains transistor operation in its forward active domain.

Figure (3.27). Approximate low frequency model used to evaluate
the small signal resistance, R
out
, presented at the
collector port of the biasing network shown in Fig-
ure (3.26a).
The desired resistance, R
x
, is the voltage to current ratio, V
x
/I
x
, of mathematical ohmme-
ter variables, I
x
and V
x
. For convenience, we have delineated the branch current responses to the
imposed ohmmeter excitation in Figure (3.27). By KVL,
( )
( ) ( )
1 2 bb ee ee x
x o ee x ac o ee
0 R R r r R I R I
.
V r R I r R I
= + + + +
= +
(3-107)
r
bb
r

r
o
R
ee
R ||R
1 2
J
ac
I
I
R
x
I
x
V
x
I I
x ac
J
I I +
x
Chapter 3 BJ T Models &Biasing

- 249 -
Solving the first of these two equations for current I, thence inserting this solution into the
second expression, leads to
( )
x ac ee
x ee 1 2 bb o
x ee 1 2 bb
ac ee
o
ee 1 2 bb
V R
R R R R r r 1 r .
I R R R r r
R
1 r .
R R R r r
| |
= = + + + +
|
|
+ + +
\ .
| |
~ +
|
|
+ + +
\ .
(3-108)
The indicated approximation is reflective of the fact that the Early resistance, r
o
, and the AC
beta,
ac
, are typically large numbers. While R
x
, is assuredly finite, (3-108) confirms that an
emitter degeneration resistance can render resistance Rx significantly larger than the Early resis-
tance. Because of a potentially very large R
x
, the biasing network in question supplies a quies-
cent collector current that is relatively unaffected by signal voltage swings at the collector node.
In other words in the limit as R
x
approaches infinity, the collector port functions as an ideal cur-
rent that sinks to ground. We recall from our good old basic circuit days that an ideal current
source (or sink) establishes a current that is independent of the voltage appearing across the
source. Thus, with resistance R
x
very large, any voltage appearing with respect to ground at the
transistor collector terminal has almost no stamina to perturb the collector current.
EXAMPLE #3.6:
The silicon NPN transistor in the biasing circuit of Figure (3.26a) has a mini-
mum h
FE
of 100 and a nominal base-emitter voltage of 720 mV at room tempera-
ture. Using a 6-volt power supply, design the circuit to provide a quiescent
collector current of 2 mA at a collector-emitter voltage of 1.5 volts at room
temperature. The desired quiescent collector current is to be maintained to
within 5% for junction temperature increases as large as 50 C. An emitter-
base junction temperature coefficient of S
be
= 2.0 mV/C can be presumed Us-
ing the HSPICE NPN BJT model parameters given in Table (3.1), simulate the
design at 27C, 50 C, and 75 C. Assuming r
bb
= 250 , r
t
= 1.4 K, r
o
= 28
K, and
ac
= 95 amps/amp at the quoted quiescent operating point, estimate the
change in the collector Q-point current for a 500 mV signal swing at the collector
terminal.
SOLUTION #3.6:
(1). Since the maximum allowable increase in quiescent collector current is 5% of its room
temperature, 2 mA value, AI
cQ
(0.05) (2 mA) = 100 A. Given AT
j
= 50 C, o
i
= AI
cQ
/AT
j

2 A/C. Using (3-106), in which S
be
= 2 mV/C and o
FE
= h
FE
/(h
FE
+ 1) = 100/101 =
0.9901,
FE be
i
ee
S
2 A / C ,
R
~ s (E6-1)
which results in R
ee
990.1 . Rounding this resistance upward to R
ee
= 1 K is prudent
engineering action in that a larger than minimally required emitter degeneration resistance
provides for a small amount of proverbial breathing room with regard to the target tempera-
ture sensitivity of the biasing network.
(2). The circuit in Figure (3.26a) yields

Chapter 3 BJ T Models &Biasing

- 250 -
SPICE
SYMBOL
TEXT
SYMBOL
DESCRIPTION
OF PARAMETER
VALUE UNITS
BF
|
f

Forward Short Circuit Gain 120 amps/amp
BR
|
r

Reverse Short Circuit Gain 1.2 amps/amp
CJC C
jco
Zero Bias B-C Depletion Capacitance 1.1 fF
CJE C
jeo
Zero Bias B-E Depletion Capacitance 3.8 fF
CJS C
so
Zero Bias Substrate Depletion Capacitance 10.2 fF
IKF I
kf
Forward Knee Current 11.5 mA
IRB I
rb
Base Resistance Corner Current 4.5 mA
IS I
s
Saturation Current 3.2 fA
MJC m
c
B-C Junction Grading Coefficient 0.333
MJE m
je
B-E Junction Grading Coefficient 0.5
MJS m
s
Substrate Junction Grading Coefficient 0.5
NF n
f
B-E Junction Injection Coefficient 1.05
NR n
r
B-C Junction Injection Coefficient 1.0
RB r
bb
Zero Bias Base Resistance 270
O
RBM R
bm
Minimum Base Resistance 35
O
RC r
c
Series Collector Resistance 20
O
RE r
e
Series Emitter Resistance 1.5
O
TF
t
fo

Zero Bias Minority Carrier Transit Time 4.2 pSEC
TNOM T
j
Junction Reference Temperature 27 C
VAF V
af
Forward Early Voltage 30 volts
VJC V
jc
B-C Junction Built-In Potential 780 mvolts
VJE V
je
B-E Junction Built-In Potential 920 mvolts
VJS V
js
Substrate-Collector Built-In Potential 690 mvolts
XTI Temperature Exponent For IS 3
XTF Temperature Exponent For TF 0.025
XTB Temperature Exponent For BF 0.02
Table (3.1). HSPICE model parameters for a representative NPN bipolar junction transistor having a maxi-
mum unity gain frequency of approximately 35 GHz. Although the transistor characterized here-
with is fictitious, the parameters are typical of a moderately high speed BJT.
FE
cc l cQ ceQ ee cQ
FE
h 1
V R I V R I .
h
| | +
= + +
|
\ .
(E6-2)
With V
cc
= 5 volts, V
ceQ
= 1.5 volts, h
FE
= 100, I
cQ
= 2 mA, and R
ee
= 1 K, the collector load
resistance, R
l
, computes as R
l
= 1.24 K.
(3). The parallel resistance combination, (R
1
||R
2
) must be selected so that it is substantially
smaller than the effective resistance, (h
FE
+ 1)R
ee
. Since the target quiescent collector current
is to be sustained to within 5% over the quoted temperature excursion, (R
1
||R
2
) must be at
most (h
FE
+ 1)R
ee
/20, or 5.05 K. It is therefore reasonable to stipulate (R
1
||R
2
) = 4 K, the-
Chapter 3 BJ T Models &Biasing

- 251 -
reby ensuring, with ostensibly adequate safety margin, the validity of tacitly neglecting the
parallel resistance, (R
1
||R
2
), in (3-104).
(4). Equation (3-105) can be recast as
( ) ( )
1 2 FE 1
cQ cc beQ
1 1 2 1 2 FE ee
R R h R
I V V ,
R R R R R h 1 R
( ( | | | |
~
( ( | |
|
+ +
( ( \ . \ .
(E6-3)
in which the only unknown quantity is the resistance ratio, (R
1
||R
2
)/R
1
. Solving for this ratio
results in the arguably sloppy, but nonetheless tractable, relationship,
( ) ( )
1 2 FE ee
cQ beQ
FE
1 2
1 cc
R R h 1 R
I V
h
R R
0.470 .
R V
( + +
+
(
(

= = (E6-4)
Since (R
1
||R
2
) = 4 K, R
1
= 8.51 K, whence
( )
( )
1 2 1
2
1 1 2
R R R
R 7.55 K .
R R R
= =

(E6-5)
(5). For the computed biasing resistances and the quoted small signal transistor parameters, (3-
108) gives R
x
= 428.8 K. This means that for a collector terminal signal of 500 mV, the sig-
nal-induced change, AI
cQ
, in the quiescent collector current is AI
cQ
= 500 mV/428.8 K =
1.17 A, which is only 0.058% of the target quiescent current.

Figure (3.28). Biasing circuit designed in Example #3.6.
The voltages shown in the boxes correspond
to the estimated respective node voltages for a
properly functioning circuit.
The completed design is shown in Figure (3.28). To facilitate circuit debugging with meas-
ured or simulated results, we have explicitly indicated target node voltages in the diagram.
ENGINEERING COMMENTARY:
The simulated results track very favorably with design predictions. In particular, the simu-
lated quiescent collector current at 27 C is 1.98 mA, which is only 1% lower than the 2 mA
design target. At 50 C, the simulated Q-point collector current is 2.01 mA, while at 75 C,
the simulated value of I
cQ
is 2.05 mA, which is larger than the 27 C value of 1.98 mA by only
3.54%. Moreover, at 27 C, the simulated collector, base, and emitter voltages, measured
with respect to ground, are 3.55 volts, 2.75 volts, and 2.00 volts, respectively.
The circuit at hand is an excellent biasing circuit from the admittedly limited perspective that
8.51 K
1 K
1.24 K
+6 V
7.55 K
3.52 V
2.02 V
2.74 V
Chapter 3 BJ T Models &Biasing

- 252 -
both manual and computer-aided analyses confirm the predictability of the quiescent
collector current. It also offers adequate desensitization of this collector current with respect
to temperature changes, uncertainties in parameter h
FE
, and collector signal change, which at
500 mV is actually reasonably large by conventional small signal standards. However, it does
exude at least a few shortcomings, whose respective significance is better appreciated in a
subsequent chapter that addresses the gain characteristics of the amplifier that derives from
the considered biasing topology. In particular, it turns out that the maximum voltage gain af-
forded by the circuit at hand is the ratio of the collector load to emitter degeneration resis-
tances. In the present case, this ratio is barely above one, but mitigation procedures are fortu-
nately available. Moreover, the relatively large emitter degeneration resistance required for
suitable temperature compensation increases the equivalent input noise voltage, which is the
minimum signal strength that the amplifier can detect and process reliably. In most applica-
tions, this dilemma can likewise be addressed satisfactorily.
3.4.2. ACTIVE BIASING NETWORKS
Although passive biasing structures can stabilize the quiescent operating points of bipo-
lar junction transistors over temperature, their ultimate effectiveness in monolithic circuit realiza-
tions is limited. One commonly encountered problem is that the ratios of requisite resistance val-
ues in these compensation schemes are large. Three problems prevail with respect to resistance
pairs whose values are divergent. The first is that controlling the accuracy of a resistance ratio is
progressively more difficult with increasing ratio value. The second is non-uniformity of
temperature coefficients between diverse resistance values. Yet another quandary is that the
resistance values required for acceptable temperature stabilization are often not synergistic with
the desired small signal performance that the network undergoing biasing must ultimately de-
liver. To this end, for example, we have noted that the large emitter degeneration resistance in
the design example of Figure (3.28) limits the achievable voltage gain of the cell without addi-
tional design heroics or modifications.
The foregoing shortfalls can be circumvented in integrated circuits by using companion
transistors to control the operating point stability of a given transistor. The basic approach is to
develop topological structures for which the quiescent variable of interest in a particular transis-
tor is constrained to be directly proportional to the corresponding, and presumably easily stabi-
lized, variable of a second, subsidiary transistor. This design tack can prove effective if the
second transistor offers volt-ampere characteristics that match those of the transistor for which
the quiescent collector current is to be stabilized. One advantage of this active stabilization ap-
proach is that judiciously laid out transistor pairs in monolithic embodiments can be matched
remarkably well so that their thermal properties track accurately with one another over broad
temperature ranges. As a result, design attention can focus on the relatively simple subsidiary
subcircuit, with the confidence that the monolithic process is capable of delivering transistor res-
ponses that track exceptionally well with the variables proscribed in these ancillary cells.
Interestingly enough, the methods documented in the following subsections are far less effective
with discrete, off the shelf component, circuit realizations since the relevant electrical
characteristics of even ostensibly identical transistor types from the same device manufacturer
are rarely matched well.
3.4.2.1. Diode-Resistor Current Mirror
A popular of active biasing compensation structure is the circuit offered in Figure
(3.29). A comparison of this circuit with the network in Figure (3.26a) shows that a diode-con-
Chapter 3 BJ T Models &Biasing

- 253 -
nected transistor, Q2, (base and collector terminals are electrically tied together) is inserted in
series with the resistance R
2
in the hope of incurring excellent stabilization of the quiescent
collector current, I
cQ
, conducted by transistor Q1. It is extremely important that, save possibly
for differences in emitter-base junction areas, the two BJTs be matched devices that are imple-
mented in a manner that ensures that they conduct nearly identical current densities. If Q1 and
Q2 are indeed matched and conduct identical densities of static current, their base-emitter vol-
tages, V
beQ
, are necessarily equal. An equality of these two terminal voltages over all reasonable
temperature excursions additionally requires that the subject two transistors be laid out closely to
one another so that both experience essentially the same temperatures. Accordingly, if the emit-
ter current of transistor Q2 is designated as I
dQ
,
FE
beQ 2 dQ beQ ee cQ
FE
h 1
V R I V R I .
h
| | +
+ = +
|
\ .
(3-109)

Figure (3.29). Active biasing compensation through the addi-
tion of diode-connected transistor Q2 to the basic
passive structure of Figure (3.26a).
Since h
FE
>> 1 (if h
FE
is not much larger than one, it is time to contract with an alternate
processing foundry),
FE 2 2
cQ dQ dQ
FE ee ee
h R R
I I I ,
h 1 R R
| | | | | |
= ~
| | |
+
\ .\ . \ .
(3-110)
which contends that I
cQ
mirrors current I
dQ
through the scale factor, R
2
/R
ee
. The fact that the sub-
ject constant of proportionality is a simple resistance ratio is symphonic. In particular, if R
2
and
R
ee
are of the same order of magnitude, ratio R
2
/R
ee
can be controlled precisely (to within a
couple of percent or less) over broad ranges of temperature. In a word, stabilizing I
dQ
automati-
cally renders current I
cQ
stable over temperature, despite the ramifications of other environmental
factors.
The most straightforward design circumstance is R
2
= R
ee
, whereupon, I
cQ
is literally
the mirror image of I
dQ
. But note that if R
2
is larger than R
ee
by a factor of k (k >1), I
dQ
, is a fac-
I /h
cQ FE
I /h
cQ FE
R
1
R
ee
R
l
R
2
I
cQ
I +
dQ
I
dQ
I
cQ
+V
cc
+

V
ceQ
h +1
FE
h
FE
( )
V
beQ
V
beQ
+
+

Q1
Q2
R
x
Chapter 3 BJ T Models &Biasing

- 254 -
tor of k smaller than I
cQ
, which is advantageous from a circuit power dissipation perspective. In
other words, the added ancillary branch that is inserted for compensation purposes burns less
power than does the branch whose collector current is to be controlled. In this case, the junction
injection area of transistor Q1 must be made k-times larger than that of transistor Q2 to ensure
that both transistors conduct the identical densities of current that serve to sustain equivalence
between their base-emitter terminal voltages. In actual design environments, integer or non-in-
teger values of k that do not exceed roughly six to eight prove viable and effective.
KVL applied to the R
1
-R
2
-Q2 branch of the circuit in Figure (3.29) gives
cQ
cc 1 dQ beQ 2 dQ
FE
I
V R I V R I .
h
| |
= + + +
|
\ .
(3-111)
Appealing to (3-109) for the elimination of the current variable, I
dQ
, in (3-111) results in a quies-
cent collector current of
( ) ( )
cc beQ
2
cQ FE
1 2 1 2 FE ee
V V
R
I h .
R R R R h 1 R
(
| |
=
(
|
+ + +
( \ .

(3-112)
As in the case of the passive compensation topology of Figure (3.26a), ensuring (R
1
||R
2
) << (h
FE

+ 1)R
ee
all but eliminates a collector current dependence on h
FE
in that (3-112) consequently re-
duces to
cc beQ
2
cQ FE
1 2 ee
V V
R
I .
R R R

| | | |
~
| |
+
\ .\ .
(3-113)
This result advances a collector current temperature coefficient of
cQ
FE be 2
i
j ee 1 2
I
S R
.
T R R R
| |
~
|
+
\ .
(3-114)
Two interesting observations surface from the last expression. The first, and most cla-
rion, of the two observations is that the active compensation scheme delivers a collector current
temperature coefficient that is smaller than the coefficient associated with the passive compensa-
tor by the voltage divider factor, [R
2
/(R
1
+ R
2
]. The second point is that (3-114) combines with
(3-113) to yield
cQ cQ be
FE be 2
i
j ee 1 2 cc beQ
I I S
S R
;
T R R R V V
| |
~ =
|
+
\ .
(3-115)
that is, the temperature coefficient of interest is actually independent of circuit resistances in that
it is set by the desired Q-point collector current, I
cQ
, the power supply voltage, V
cc
, and, of course
the transistor properties implied by V
beQ
and its voltage sensitivity factor, S
be
. Whereas the pas-
sive compensation scheme establishes its current temperature coefficient,
i
, via the emitter
degeneration resistance, R
ee
, the active scheme effectively preserves a design degree of freedom
by relying on the supply voltage to establish the temperature coefficient of the circuit.
The resistance, R
x
, presented to the collector load resistance, R
l
, in Figure (3.29) can be
evaluated straightforwardly by substituting the low frequency, small signal equivalent circuit of a
BJT for both of the devices in the network at hand. In the process of such substitution, care must
be exercised to account for the fact that the potentially different junction injection areas of the
two transistors foment different values among corresponding small signal parameters. But un-
less the reader is exhilarated by detailed circuit analyses, a strongly recommended alternative
analytical tack entails a direct exploitation of the resistance result in (3-108), which derives from
Chapter 3 BJ T Models &Biasing

- 255 -
a small signal analysis of the biasing configuration in Figure (3.26a). Clearly, the only differ-
ence between the two circuits at hand is that a diode-connected transistor (Q2) is inserted in se-
ries with resistance R
2
in Figure (3.26a). Since the diode-connected BJT is a two terminal ele-
ment that is to be replaced by the low frequency version of the small signal model in Figure
(3.15), its small signal electrical properties mimic those of a simple two terminal resistance, say
R
d
. The upshot of the matter is that (3-108) adapts to the circuit in Figure (3.29) merely by
replacing resistance R
2
by the resistance sum, (R
2
+ R
d
). It follows, essentially by inspection,
that R
x
in Figure (3.29) is given by
( )
( )
( )
ac1 ee
x ee 1 2 d bb1 1 o1
ee 1 2 d bb1 1
ac1 ee
o1
ee 1 2 d bb1 1
R
R R R R R r r 1 r
R R R R r r
R
1 r .
R R R R r r
| |
(
= + + + + + |

|
+ + + +
\ .
| |
~ + |
|
+ + + +
\ .
(3-116)
There are two outstanding issues about understanding the resistance result, R
x
, in (3-
116). The first of these issues is to comprehend that under small signal conditions, the manner in
which transistor Q2 is connected into the biasing configuration leaves us little choice but to view
the Q2 subcircuit as a simple resistance. We can supply two justifications for this allegation.
First, with the base and collector terminals connected together, the normally three-terminal
transistor collapses to a two-terminal unit. This state of affairs means that Q2 cannot function as
an amplifier. Instead, and like any two terminal passive element, the Q2 subcircuit can be con-
nected only as an element in series with a network branch or an element in shunt with a branch.
Second, upon modeling the two-terminal Q2 subcircuit with our conventional, low frequency
small signal transistor equivalent circuit, we are left with a two-terminal, memoryless (meaning
no capacitances or inductances prevail as elements in the model) linear subcircuit. This circums-
tance is transparent because the small signal transistor model is inherently a linear network. It
follows that the current flowing through the Q2 subcircuit is related linearly to the voltage devel-
oped across the subcircuit; that is, it behaves as a conventional George Ohm resistance.
The only remaining outstanding issue is the evaluation of resistance R
d
in terms of
transistor model parameters. To this end, the equivalent circuit of the Q2 interconnection is
given in Figure (3.30), where as usual, the internal collector and emitter resistances of the
transistor are ignored. The use of our trusty mathematical ohmmeter we depict in the circuit be-
fore us delivers

Figure (3.30). Low frequency, small signal equivalent circuit of the diode-connected transistor, Q2, in
the biasing network of Figure (3.29). The model is configured to determine the resistance,
R
d
, established between the two terminals of the diode unit.
( ) ( )
x x
o2 o2
x
x ac2 ac2
bb2 2
V V
V
I 1 I 1 ,
r r r r
| |
= + + = + +
|
+
\ .

whereupon
Q2
r
bb2
r
2
r
o2
J
ac2
I
I
I
x
( +1)I J
ac2
V
x
+

R
d
R
d
Chapter 3 BJ T Models &Biasing

- 256 -
x bb2 2 bb2 2
d o2
x ac2 ac2
V r r r r
R r .
I 1 1
| | + +
= = ~
|
+ +
\ .
(3-117)
Owing to a large AC beta, resistance R
d
is small and very likely, it is significantly smaller than
the biasing resistance, R
2
, in the network of Figure (3.29). It therefore materializes that from a
practical perspective, the base to ground branch in Figure (3.29) is virtually electrically
indistinguishable from the base to ground branch in Figure (3.26a).
EXAMPLE #3.7:
The silicon NPN transistors in the active biasing circuit of Figure (3.29) have a
minimum h
FE
of 100 and a nominal base-emitter voltage of 720 mV at room
temperature. Design the circuit so that with a collector load resistance to emitter
degeneration resistance ratio of 10, a quiescent collector current of 2 mA flows
through transistor Q1 when its collector-emitter voltage is 1.5 volts at room
temperature. The desired quiescent collector current is to be maintained to
within 5% for junction temperature increases as large as 50 C. An emitter-
base junction temperature coefficient of S
be
= 2.0 mV/C can be presumed Us-
ing the HSPICE BJT model parameters given in Table (3.1), simulate the design
at 27 C, 50 C, and 75 C.
SOLUTION #3.7:
(1). Since the maximum allowable increase in quiescent collector current is 5% of its room
temperature, 2 mA value, AI
cQ
(0.05) (2 mA) = 100 A. Given AT
j
= 50 C,
i
= AI
cQ
/AT
j

2 A/C. Using (3-115), in which S
be
= 2 mV/C and V
beQ
= 720 mV,
cQ be
i
cc beQ
I S
2 A / C ,
V V
~ s

(E7-1)
which offers V
cc
2.72 volts. A power supply voltage of V
cc
= 3 volts is appropriate, particu-
larly since 1.5 volt battery cells are readily available commercially.
(2). The circuit in Figure (3.29) shows that
FE
cc l cQ ceQ ee cQ
FE
h 1
V R I V R I .
h
| | +
= + +
|
\ .
(E7-2)
With V
cc
= 3 volts, V
ceQ
= 1.5 volts, h
FE
= 100, I
cQ
= 2 mA, and R
l
= 10R
ee
, we find that the
requisite emitter degeneration resistance is R
ee
= 68.1 and hence, the collector load resis-
tance follows as R
l
= 10R
ee
= 681 .
(3). In Figure (3.29) and (3-109), let the emitter current conducted by transistor Q2 be equal to the
emitter current flowing in transistor Q1, which means that both are required to have the same
emitter-base junction injection areas. Accordingly, R
2
= R
ee
= 68.1 . Moreover, with R
2
=
R
ee
, (R
1
||R
2
) < R
ee
. It follows that the requisite inequality, (R
1
||R
2
) << (h
FE
+1)R
ee
, is satisfied
by a factor of better than (h
FE
+1) = 101, which is more than sufficient in light of the 5%
tolerance constraint imposed on the desired quiescent collector current.
(4). Setting R
2
= R
ee
in (3-112) now leads to R
1
= 1,061 . The completed design is shown in
Figure (3.31). As in the preceding design example, target node voltages are delineated in the
diagram.
Chapter 3 BJ T Models &Biasing

- 257 -

Figure (3.31). Biasing circuit designed in Example #3.7. All resis-
tances are in units of ohms. The voltages shown in
the boxes correspond to the estimated respective node
voltages for a properly functioning circuit.
ENGINEERING COMMENTARY:
Once again, the simulated results confirm the propriety of the design methodology. In
particular, the simulated quiescent collector current at 27 C is 1.97 mA, which is only 1.5%
lower than the 2 mA design target. At 50 C, the simulated Q-point collector current is 2.00
mA, while at 75 C, the simulated value of I
cQ
is 2.03 mA, which is larger than the 27 C value
of 1.97 mA by only 3.05%. Moreover, at 27 C, the simulated collector, base, and emitter
voltages of transistor Q1, measured with respect to ground, are 1.66 volts, 884 mV, and 135.3
mV, respectively.
While the active compensator postured herewith is a superb biasing network, it, like virtually
all electronic networks, is imperfect. In the case at hand, the desired match between transis-
tor base-emitter voltages over temperatures is non-exact because of the finite Early voltages
of the transistors and the fact that the collector-emitter voltages of the two transistors are un-
likely to equate. In particular, observe that the collector-emitter voltage of transistor Q2 is
necessarily constrained to be its base-emitter terminal voltage, while the collector emitter vol-
tage of Q1 is designed to be better than twice the base-emitter voltage. Accordingly, the
collector current correction for the Early effect differs for each transistor.
3.4.2.2. Diode Current Mirror
Discovering that the temperature coefficient of the collector current in the diode-resis-
tor configuration of Figure (3.29) is independent of the emitter degeneration resistance, R
ee
, hints
at the possibility of designing a suitable biasing network that is divorced of emitter degeneration.
The advantages of dispelling emitter degeneration include decreased circuit power dissipation,
the potential for increased small signal gain, and reduced noise.
To the foregoing end, consider the diode mirror shown in Figure (3.32), which uses, in
addition to the collector load resistance, R
l
, only one additional resistance, R, to bias the circuit.
KVL applied to the R-Q2 branches of the circuit gives
137.6 mV
857.6 mV
1,061
68.1
681
68.1
+3 V
Q1
Q2
137.6 mV
1.64 V
Chapter 3 BJ T Models &Biasing

- 258 -

Figure (3.32). Diode current mirror BJT biasing circuit. The
emitter-base junction area of transistor Q1 can be
k-times larger than that of transistor Q2, which is
otherwise identical to transistor Q1.
cQ
cc dQ beQ
FE
I
V R I V .
h
| |
= + +
|
\ .
(3-118)
Let us select transistor Q1 to be identical to transistor Q2, save for the fact that the emitter-base
junction area of Q1 is larger than that of Q2 by a factor of k. Assume further that base
conductivity modulation (or Early effect) in both transistors is insignificant and/or the collector
to emitter Q-point voltages of the two transistors are not widely divergent. Then, the fact that the
indicated circuit connections force an identity between the base-emitter terminal voltages of both
active devices means that the emitter current, I
dQ
, flowing through Q2 is k-times smaller than the
emitter current of Q1; that is,
cQ
FE
dQ
FE
I
h 1
I .
h k
| | | | +
=
| |
\ .\ .
(3-119)
In accordance with the fundamental premise of an actively compensated biasing network, the de-
sired Q-point collector current is merely proportional (by a factor of essentially k) to the current,
I
dQ
, conducted by the ancillary network, which in this case is comprised of resistance R and di-
ode-connected transistor Q2. The substitution of (3-119) into (3-118) resultantly accrues
( )
FE cc beQ
cQ
FE
h V V
I .
h 1
R 1
k

=
+
| |
+
|
\ .
(3-120)
The virtual elimination of a collector current dependence on parameter h
FE
mandates satisfaction
of the inequality, (h
FE
+ 1) >> k, which is easy enough to achieve. Thus,
( )
FE cc beQ
cQ
k V V
I ,
R

~ (3-121)
which infers a Q1 quiescent collector current that is about k-times the current conducted by the
R-Q2 subcircuit. It is a simple matter to confirm a collector current temperature coefficient of
I /h
cQ FE
I /h
cQ FE
R R
l
I
cQ
I +
dQ
I
dQ
I
cQ
+V
cc
+

V
ceQ
h +1
FE
h
FE
( )
V
beQ
V
beQ
+
+

Q1
Q2
R
x
Chapter 3 BJ T Models &Biasing

- 259 -
cQ cQ be
FE be
i
j cc beQ
I I S
kS
,
T R V V
~ =

(3-122)
whose final form is identical to the temperature factor associated with the diode-resistor mirror.
It is worthwhile repeating that the circuit at hand boasts numerous advantages over its resistor-
diode counterpart. However, one disadvantage is that the resistance, R
x
, seen looking into the
collector node of transistor Q1 is simply the Early resistance, r
o1
. We see then that the lack of
emitter degeneration in transistor Q1 results in an output resistance that is significantly smaller
than the output resistances observed in the degenerated biasing cells.
3.4.2.3. V
be
Multiplier Biasing
In the bipolar biasing circuits considered to this point, the quiescent collector current is
consistently couched as a function of two transistor variables; namely, the DC beta, h
FE
, and the
quiescent base-emitter terminal voltage, V
beQ
. The dependence of collector current on the
numerically unreliable metric, h
FE
, is reduced to insignificant levels through having sufficiently
large h
FE
. On the other hand, the current dependence on V
be
, which is tantamount to a quantifica-
tion of the collector current sensitivity to junction operating temperature, is mitigated with pru-
dently selected emitter degeneration resistance and/or the use of a large enough power line vol-
tage, V
cc
. If it were possible to eliminate, as opposed to merely reducing, the collector current
dependence on base-emitter voltage, practical circuits offering the engineer enhanced degrees of
design freedom and possessed of impressively small temperature sensitivities become reality.

Figure (3.33). BJT biasing circuit using active compensation in the form of the V
be

multiplier comprised of transistor Q2 and resistances R
3
and R
4
.
I /h
cQ FE
I /h
cQ FE
R
1
R
2
R
y
R
x
R
l
I
cQ
I +
m
I
m
I
cQ
+V
cc
+

V
ceQ
+

V
m
h +1
FE
h
FE
( )
V
beQ
V
be2
+
+

Q1
Q2
R
ee
I
c

R
x
Chapter 3 BJ T Models &Biasing

- 260 -
To the foregoing end, we shall find that the circuit appearing in Figure (3.33) is
theoretically capable of realizing the ideal goal of a quiescent collector current, I
cQ
, which is
independent of base-emitter voltage V
beQ
. The core subcircuit underpinning this alluring perfor-
mance attribute is the so-called V
be
multiplier, which consists of transistor Q2 and the two
resistances, R
3
and R
4
. An analytical inspection of the V
be
multiplier cell itself, which is redrawn
for convenience in Figure (3.34a), facilitates the task of evaluating the volt-ampere properties of
the biasing network in Figure (3.33). In Figure (3.34a), KCL relates the current, I
m
, conducted
by the voltage multiplier cell to the static collector current, I
c2
, flowing in transistor Q2 as

Figure (3.34). (a). The V
be
multiplier used in the biasing scheme depicted in Figure
(3.31). (b). The Thvenin equivalent static circuit of the cell in (a).
be2 c2 be2 FE2
m c2 c2
4 FE2 FE2 4
V I V h 1
I I I .
R h h R
| | +
= + + = +
|
\ .
(3-123)
Moreover, the voltage, V
m
, established across the cell in response to the flow of current, I
m
, is
be2 c2
m 3 be2
4 FE2
V I
V R V .
R h
| |
= + +
|
\ .
(3-124)
If we solve (3-123) for the transistor current, I
c2
, and substitute the result into the last expression,
we find that voltage V
m
relates to base-emitter voltage V
be2
and cell current I
m
as
FE2 3 3
m be2 m m be2 m m
4 FE2
R R
V 1 V I k V R I .
R h 1
| | | |
= + + +
| |
+
\ . \ .
(3-125)
This result fosters the multiplier equivalent circuit in Figure (3.34b), where model parameters k
m

and R
m
are given by
FE2 3
m
4
3
m
FE2
R
k 1
R
.
R
R
h 1
+
+

(3-126)
The model in Figure (3.34b) suggests that the multiplier cell emulates a Thvenin vol-
tage source whose voltage is V
be2
, multiplied by the larger than unity factor, k
m
. The subject fig-
ure also suggests that the Thvenin resistance, R
m
, associated with the foregoing voltage is rela-
tively small. Note that if R
3
= 0, k
m
= 1 and R
m
= 0, which renders voltage V
m
identical to the
base-emitter voltage, V
be2
, of transistor Q2. This result reflects our expectations since R
3
= 0
short circuits the base terminal of transistor Q2 to its collector terminal. In turn, this short circuit
R
3
R
4
I
m
I
m
V
m
V
be2
+
+

Q2
I
c2
I /h
c2 FE2
I /h
c2 FE2
V /R
be2 4
V /R
be2 4
+
+
-
k V
m be2

(a).
R
m
(b).

V
m
+

Chapter 3 BJ T Models &Biasing



- 261 -
reduces the Q
2
-R
3
-R
4
subcircuit to a simple diode-connected transistor whose terminal voltage is
V
be2
. For large h
FE2
, the multiplier approximates an ideal voltage source whose voltage value is
( )
FE2 3 3 be2
m be2 be2 be2 3 4
4 4 4
R R V
k V 1 V 1 V R R .
R R R
| | | |
= + ~ + = +
| |
\ . \ .
(3-127)
The final form relationship in this expression is rendered transparent by mere inspection of the
network in Figure (3.34a). In particular, V
be
/R
4
is clearly the current conducted by resistance R
4
.
If gain metric h
FE
is large, the base current conducted by transistor Q2 is nil. It therefore follows
that current V
be
/R
4
also flows through resistance R
3
, which effectively places resistances R
3
and
R
4
in series with one another. Clearly, the last form of the expression in (3-127) represents the
product of this net series resistance and the current conducted by it.

Figure (3.35). Equivalent electrical representation of the biasing network in Figure (3.33), wherein the V
be
multiplier comprised of Q2-R
3
-R
4
is supplanted by its equivalent circuit, which we depict in of
Figure (3.34b). Transistors Q1 and Q2 are presumed to be identical devices that are biased to con-
duct the same collector current densities, thereby implying that V
be2
= V
beQ
and h
FE2
= h
FE
.
Armed with the subcircuit model of Figure (3.34b), the biasing network in Figure
(3.33) can be represented electrically as the structure given in Figure (3.35). The latter
configuration exploits the presumption that transistors Q1 and Q2 are identical devices that con-
duct identical collector current densities. Accordingly, the voltages developed across both base-
emitter terminals are identical, as are the DC beta values of the two transistors. It is instructive
to observe that the structure in Figure (3.35) collapses to the diode-resistor biasing scheme of-
fered in Figure (3.29) for the special case of k
m
= 1 (or R
3
= 0). In Figure (3.35),
I /h
cQ FE
I /h
cQ FE
R
1
R
2
R
3
R
4
R
l
I
cQ
I +
m
I
m
I
cQ
+V
cc
+

V
ceQ
+

V
m
h +1
FE
h
FE
( )
V
beQ
V
be2
+
+

Q1
Q2
R
ee
I
c

+
-
k V
m beQ

R
m
I /h
cQ FE
I /h
cQ FE
R
1
R
2
R
l
I
cQ
I +
m
I
m
I
cQ
+V
cc
+

V
ceQ
h +1
FE
h
FE
( )
V
beQ
+
Q1
R
ee

Chapter 3 BJ T Models &Biasing



- 262 -
( )
cQ
cc 1 m 2 m m m beQ
FE
I
V R I R R I k V
h
| |
= + + + +
|
\ .
(3-128)
and
( )
FE
2 m m m beQ ee cQ beQ
FE
h 1
R R I k V R I V .
h
| | +
+ + = +
|
\ .
(3-129)
Upon inserting the solution for current I
m
in (3-128) into (3-127), we find the solution for the
quiescent collector current, I
cQ
, conducted by transistor Q1 to be the somewhat involved expres-
sion,
( )
( ) ( )
m 1
cc beQ
2 m
2 m
cQ FE
1 2 m 1 2 m FE ee
k 1 R
V 1 V
R R
R R
I h .
R R R R R R h 1 R

(

(
+ | | +

=
` |
+ + + + +
\ .


)
(3-130)
Our confidence in the accuracy of this messy disclosure is bolstered by the observation that for
k
m
= 1 (thereby constraining resistance R
m
to zero), (3-130) reduces to (3-112), which defines the
Q-point collector current appropriate to the diode-resistor compensation scheme of Figure (3.29).
Moreover, if k
m
and resistance R
m
are artificially set to zero, the network in Figure (3.35) col-
lapses to the passive compensation scheme in Figure (3.26a) and reassuringly, (3-130) reduces to
(3-104), which is the applicable collector current expression.
In order to desensitize the Q-point collector current in (3-129) to uncertainties in the
DC beta, h
FE
, it is necessary to enforce R
1
||(R
2
+ R
m
) << (h
FE
+ 1)R
ee
. As such, (3-129) can be
approximated as
( )
m 1
cc beQ
2 m
2 m
cQ FE
1 2 m ee
k 1 R
V 1 V
R R
R R
I .
R R R R

(

(
+ | | +

~
` |
+ +
\ .


)
(3-131)
But in addition, if the constant, k
m
, is selected such that
2 m
m
1
R R
k 1 ,
R
+
= + (3-132)
the resultant quiescent collector current, which becomes,
2 m FE cc
cQ
1 2 m ee
R R V
I ,
R R R R
| || | +
~
| |
+ +
\ .\ .
(3-133)
is rendered independent of voltage V
beQ
. Recall, however, that this conclusion rests on three
assumptions. First, transistors Q1 and Q2 must be physically identical BJTs, save possibly for
emitter injection area differences. Second, the two matched transistors must conduct identical
collector current densities. Third, either the collector-emitter voltages of the two matched BJTs
must be nominally the same or, as is seemingly more pragmatic, both devices must exude
negligible Early effect. At a minimum and despite the foregoing presumptions, (3-132) removes
the dominant source of collector current sensitivity with respect to operating temperature. We
observe further that for large h
FE
, which delivers
FE
1 and encourages R
2
>> R
m
= R
3
/(h
FE
+
1), (3-132), becomes, with the aid of (3-126),
Chapter 3 BJ T Models &Biasing

- 263 -
3 2
4 1
R R
.
R R
= (3-134)
Two interesting sidebars accompany this simple design requirement. First, if R
3
/R
4
< R
2
/R
1
, (k
m

1) < R
2
/R
1
, and the coefficient of voltage V
beQ
in the numerator on the right hand side of (3-
130) is resultantly a positive number. Accordingly, I
cQ
displays its stereotypically positive
temperature coefficient in view of the fact that V
beQ
must decrease with temperature to preserve
constant collector current. But if R
3
/R
4
> R
2
/R
1
, (k
m
1) > R
2
/R
1
, and the V
beQ
coefficient in
question is a negative number, thereby implying that I
cQ
decreases with operating temperature;
that is, the circuit projects an atypical negative temperature coefficient. In effect, the nature of
the relationship of resistance ratio R
3
/R
4
to ratio R
2
/R
1
provides an additional design degree of
freedom that may prove fruitful with respect to the problem of minimizing the temperature
sensitivity of either the I/O gain or the I/O driving point impedances of the overall network.
As in the case of the diode-connected transistor, Q2, in the active biasing scheme of
Figure (3.29), the V
be
multiplier cell in the network of Figure (3.33) functions as a two terminal
linear resistance under small signal circumstances. As such, its net small signal terminal resis-
tance, say R
v
, as highlighted in the diagram of Figure (3.36a), derives as the voltage to current
ratio, V
x
/I
x
, in the low frequency equivalent circuit we provide in Figure (3.36b). The equivalent
circuit ignores the internal collector and emitter resistances of transistor Q2 and additionally, it
simplifies the analysis through the tacit neglect of the routinely large Early resistance, r
o
, of
transistor Q2. In an attempt to appease the analytical purists, the latter resistance appears in
shunt with the current controlled current source,
ac
I, which implies that the effective resistance
across the collector and emitter terminals of the V
be
multiplier cell is actually (r
o
||R
v
). For the
indicated branch currents in Figure (3.36b),

Figure (3.36). (a). The V
be
multiplier cell embedded in the biasing network of Figure (3.33). (b). The
small signal equivalent circuit pertinent to the evaluation of resistance R
v
across the collec-
tor-emitter terminals of transistor Q2 in (a). As usual, the model ignores the series resis-
tances in the collector and the emitter leads of transistor Q2. Also ignored is the relatively
large Q2 Early resistance, which appears as a simple shunting branch element across the
terminals at which resistance R
v
is established.
( ) ( )
( ) ( )
bb2 2 4 x ac2
x 3 x ac2 bb2 2
r r I R I 1 I
.
V R I I r r I
( + = +

= + +
(3-135)
Substituting current I from the first of the foregoing equations into the second leads to
R
3
R
4
Q2
r
bb2
r
2
R
4
R
3
J
ac2
I
I
R
V
I
x
R
V
V
x
+

I I
x ac2
J
I ( +1)I
x ac2
J
(a). (b).
Chapter 3 BJ T Models &Biasing

- 264 -
x ac2 4
v 3 4 d2
x 4 d2
V R
R 1 R R R ,
I R R
| |
= = +
|
+
\ .
(3-136)
where
ac2
ac2
ac2

1 +
(3-137)
is known as the small signal, short circuit, common base current gain (more about this definition
later in the text), and R
d2
is the diode-connected transistor resistance introduced in (3-117). In
particular, observe in Figure (3.36a) that R
3
= 0 and infinitely large R
4
combine to reduce the V
be

multiplier cell to a conventional diode-connected transistor. Reassuringly, R
v
in (3-136) col-
lapses to R
d2
for this special case. Since
ac2
>> 1,
ac2
in (3-137) approaches one, thereby
simplifying the expression for resistance R
v
to
( )
d2 3
v 3 4 d2 m d2
d2 4 4
R R
R R R 1 R k R .
R R R
| | | |
~ + ~ + ~
| |
+
\ . \ .
(3-138)
which is only modestly larger than R
d2
.
Like the diode-connected transistor in the active biasing scheme of Figure (3.29), the
V
be
multiplier subcircuit in Figure (3.33) appears in series with biasing resistance R
2
. Otherwise,
the two subject circuits are identical. It follows by inspection (dont you just love when profes-
sors say that) that the resistance, R
x
, presented to the collector load in Figure (3.33) derives di-
rectly from (3-116), subject to the caveat that R
d
in (3-116) is replaced by R
v
; that is
( )
( )
( )
ac ee
x ee 1 2 v bb o
ee 1 2 v bb
ac ee
o
ee 1 2 v bb
R
R R R R R r r 1 r
R R R R r r
R
1 r .
R R R R r r
| |
( = + + + + + |

|
+ + + +
\ .
| |
~ + |
|
+ + + +
\ .
(3-139)
EXAMPLE #3.8:
The silicon NPN transistors in the active biasing circuit of Figure (3.33) have a mini-
mum h
FE
of 100 and a nominal base-emitter voltage of 720 mV at room temperature.
Design the circuit so that with a power supply voltage of V
cc
= 6 volts, transistor Q1
conducts a quiescent collector current of I
cQ
= 2 mA when the collector-emitter voltage,
V
ceQ
, of Q1 is 1.5 volts. The circuit is to be designed so that I
cQ
is nominally invariant
with temperature and is maintained at its design target to within 3%. Use the HSPICE
BJT model parameters itemized in Table (3.1) to simulate the finalized design at 27 C,
50 C, 75 C, and 100 C.
SOLUTION #3.8:
(1). In order to optimize thermal tracking between the identical transistors, Q1 and Q2, the collec-
tor current densities of these two transistors must be the same. Additionally, implementing
nominally identical collector-emitter voltages between the two devices is recommended to
mitigate the effects of base conductivity modulation. Thus, voltage V
m
in Figure (3.33)
should equate to voltage V
ceQ
, which is stipulated to be 1.5 volts. Ignoring current I
c2
/h
FE2
in
comparison with current V
be2
/R
4
in the companion subcircuit diagram of Figure (3.34a) results
in
Chapter 3 BJ T Models &Biasing

- 265 -
3
m be2 ceQ
4
R
V 1 V V 1.5 volts .
R
| |
~ + = =
|
\ .
(E8-1)
Given identical collector current densities in the two transistors, V
be2
= V
beQ
720 mV,
whence R
3
/R
4
= 1.083. Recalling (3-133), which is the condition underpinning the nominal
thermal independence of current I
cQ
, R
2
/R
1
= R
3
/R
4
= 1.083.
(2). In an attempt to conserve standby power, let Q2 conduct one-half the current of transistor Q1,
which is to say that the emitter-base junction area of Q1 must be twice that of Q2. Thus, I
c2

in Figure (3.34a) is 1 mA. Moreover, arbitrarily allow resistance R
4
to conduct 1 mA of cur-
rent, which makes current I
m
= I
cQ
2 mA. It follows that V
be2
/R
4
= V
beQ
/R
4
= 1 mA, or R
x
=
720 . Since R
3
/R
4
= 1.083, R
3
= 780 . Note that I
c2
/h
FE2
= 1 mA/100 = 10 A, which is
100-times smaller than the current, V
be2
/R
x
, thereby supporting (E8-1) to within an error of
roughly 1%. We note that this error is safely within the 3% error tolerance assigned to cur-
rent I
cQ
.
(3). If I
cQ
/h
FE
<< I
m
, which has been set to 2 mA, Figure (3.33) confirms
( )
cc 1 2 m m
V R R I V . = + + (E8-2)
With V
cc
= 6 volts, I
m
= 2 mA, and V
m
= 1.5 volts, (R
1
+ R
2
) is 2,250 . Recalling that R
2
/R
1

= 1.083, this computation produces R
1
= 1,080 and R
2
= 1,170 . It is important to check
the propriety of the invoked approximations. In the present case, I
cQ
/h
FE
<< I
m
has been pre-
sumed. Since I
cQ
/h
FE
= 2 mA/100 = 20 A and I
m
= 2 mA, I
m
exceeds I
cQ
/h
FE
by a factor of
100, which amounts to a computational error of around only 1%.
(4). Equation (3-133) can now be used to determine the resistance, R
ee
. Although resistance R
m
,
as defined by (3-126) can be ignored because of its inverse dependence on (h
FE
+ 1), it is a
trivial matter to include R
m
in the calculations. To this end R
m
= 7.72 in that R
3
= 780 O
and h
FE
= 100. Then, with R
1
= 1,080 , R
2
= 1,170 ,
FE
= 100/101, and V
cc
= 6 volts, R
ee

= 1,549 . Since (3-133) presumes (R
1
||R
2
) = 561.6 O << (h
FE
+ 1)R
ee
= 156.5 K, the
approximation is satisfied by a factor of 156.5 KO/561.6 O = 278.7, which is tantamount to a
computational error of 1/278.7 = 0.36%. This small error means that the computed value of
R
ee
is high by nominally (0.0036)(1,549 O) = 5.6 O. Given the other approximations in-
voked in the course of this design procedure, it may be prudent to reduce R
ee
by very slightly
more than 5.6 O. To this end, allow R
ee
= 1,540 .
(5). The only remaining resistance to be computed is the collector load resistance, R
l
. From Fig-
ure (3.33),
FE
cc l cQ ceQ ee cQ
FE
h 1
V R I V R I ,
h
| | +
= + +
|
\ .
(E8-3)
which straightforwardly y R
l
= 694.6 . Figure (3.37) delineates the completed design. As
in the preceding design examples, the estimated static node voltages are underscored in the
schematic diagram.
ENGINEERING COMMENTARY:
The simulated results confirm the propriety of the design methodology. In particular, the
simulated quiescent collector current of transistor Q1 at 27 C is 2.00 mA, while at 50 C, 75
C, and 100 C the simulated Q-point collector current is 2.01 mA. Moreover, at 27 C, the
simulated collector, base, and emitter voltages of transistor Q1, measured with respect to
ground, are 4.61 volts, 3.84 V, and 3.11 V, respectively. For Q2, the corresponding voltages
are 3.84 V, 3.05 V, and 2.32 V.
Design solutions are rarely unique. In the present example, different design results accrue if a
current other than 1 mA is arbitrarily chosen to flow through resistance R
4
. From a thermal
sensitivity perspective, the circuit at hand is clearly excellent. Nonetheless, it is assuredly not
Chapter 3 BJ T Models &Biasing

- 266 -
the panacea for BJT biasing for at least two reasons. First, a large number of resistances are
required. It is extremely important that the resistance pairs, R
1
-R
2
and R
3
-R
4
, respectively
track one another well over temperature extremes. Second, we note as we did in the first
biasing example, that resistance R
ee
exceeds the value of the collector load resistance, thereby
limiting the available voltage gain in the absence of additional, design heroics.

Figure (3.37). Biasing circuit designed in Example #3.8. All resistances are in units
of ohms. The voltages shown in the boxes correspond to the estimated
node voltages for a properly functioning circuit. Transistor Q2 has
twice the emitter-base junction area of transistor Q1.
3.4.2.4. N-Stage Current Mirror
The satisfactory performance of many analog networks depends on the reliable and
accurate implementation of current sources (or sinks) that act as high impedance active loads for
amplifier cells or provide static paths to ground for currents used in the biasing of other subcir-
cuits used in these networks. Rather than implement a required multiplicity of current sinks
individually, expedience motivates us to derive these sources or sinks from a single reference
cell. To this end, a common embodiment is the network in Figure (3.38). The reference current,
I
o
, for the network derives from a subcircuit comprised of branch resistance R and diode-con-
nected transistor Q0. The collectors of identical transistors Q1, Q2, QN establish current
sinking paths. In these transistors, the emitter-base junction injection area of the n
th
transistor is
a factor of k
n
larger than the junction area of Q0. Assuming that the transistors are otherwise
identical, the obvious identity among the base-emitter terminal voltages of the (N+1) cascaded
transistors in Figure (3.38) produces, in general, an emitter current flowing in the n
th
transistor of
k
n
I
o
. This current supports corresponding collector and base currents of
FE
k
n
I
o
and k
n
I
o
/(h
FE
+1)
= (1
FE
)k
n
I
o
, where parameter
FE
is related to the DC beta, h
FE
, by (3-48). The validity of the
last statement rests on each transistor operating in its forward active regime. In turn, this require-
ment constrains the n
th
collector-emitter voltage, V
n
, to be at least as large as the base-emitter ter-
minal potential, V
be
, applied to all transistors. The tacit assumption of equal h
FE
among all
transistors stems from the presumption that either all forward Early voltages are large and/or that
no significant differences prevail among the individual collector-emitter voltages for all (N+1)
1080
720
+6 V
Q1
x 2
Q2
1540
3.11 V
1170
780
694.6
4.61 V
2.34 V
3.06 V
3.83 V
Chapter 3 BJ T Models &Biasing

- 267 -
transistors.

Figure (3.38). An N-stage current mirror. All (N +1) transistors are fundamentally identical, save
for the fact that the n
th
transistor has an emitter-base junction injection area that is k
n
-
times larger than that of the diode-connected transistor, Q0.
The reference current, I
r
, conducted by resistance R in the circuit of Figure (3.38) must
accommodate the Q0 emitter current, I
o
, and each of the base currents conducted by transistors
Q1 through QN. Thus,
( )
N
r o FE o i
i 1
I I 1 I k .
=
= +

(3-140)
It follows that the current, I
cn
, conducted by the collector of the n
th
device is
( )
( )
( )
FE n cc be FE n r
cn
N N
FE i FE i
i 1 i 1
k V V k I
I .
1 1 k 1 1 k R
= =

= =
(
+ + (
(


(3-141)
Clearly, the relative insensitivity to the DC beta, h
FE
, of any collector current flowing in Q1
through QN demands that
( )
N
i FE
FE
i 1
1
k h 1 .
1
=
<< = +

(3-142)
The satisfaction of this design requirement is progressively more challenging if one or more of
the area scaling factors is large and/or the number of current sinking stages is large. One caveat
to this stipulation is that (3-142) is easily satisfied when SiGe HBTs, which have very large h
FE
,
are deployed in the current sinking configuration.
In addition to potentially compromising collector current sensitivity to h
FE
, large area
scaling factors also limit the small signal output resistance, R
xn
, achievable in the n
th
current sink.
It is clear that if the n
th
transistor in Figure (3.38) is replaced by its low frequency, small signal
BJT equivalent circuit, R
xn
, as indicated in the circuit diagram, is merely the Early resistance, r
on
,
of the n
th
device. Ignoring internal collector and emitter series resistances, a reference to (3-56)
spawns, in terms of the forward Early voltage, V
af
,
( )
n af n af
xn on
cn FE n cc be
V V V V
R r R ,
I k V V
+ + (
~ ~ ~
(

(

(3-143)
Q1 Q2
QN Q0
R
I
r
o
FE 1 o
k I o
FE 2 o
k I o
FE N o
k I
I
o
k I
1 o
k I
2 o
k I
N o
V
1
V
2
V
N
+V
cc
x k
1
x k
2
x k
N
R
x1
R
x2
R
xN
Chapter 3 BJ T Models &Biasing

- 268 -
where the validity of (3-142) is presumed. We note in this last expression that the current sink
output resistance is inversely dependent on the area factor for the n
th
emitter-base junction.
Thus, too large of a scaling factor compromises the desired relative independence of the n
th

collector current on the voltage impressed with respect to ground at the n
th
collector node.
An improved version to the N-stage current mirror, offered in Figure (3.39), addresses
the potential area scaling shortfall to which the circuit in Figure (3-48) may succumb. Transistor
Q0 in this revised circuit diagram no longer functions as a diode. Nonetheless, its emitter still
supports a static current of I
o
, as in the original diagram of Figure (3.38). The insertion of
transistor QP, as shown in Figure (3.39), forces its emitter to conduct the sum of the base cur-
rents flowing in transistors Q0 through QN, as well as the current, I
p
, conducted by the resis-
tance, R
p
. In principle, resistance R
p
, is not required. But without R
p
, the emitter of transistor QP
conducts only the superposition of the small base currents in transistors Q0 through QN. This
small current risks a debilitating reduction in the DC beta of QP, as well as other undesirable ef-
fects. In contrast, if R
p
is selected to conduct a current that is nominally equal to the emitter cur-
rent of transistor Q0, h
FE
for transistor QP approximates the DC beta of transistor Q0 and hence,
the DC beta values of all other transistors.

Figure (3.39). An improved version of the N-stage current mirror in Figure (3.38). The insertion
of transistor QP diminishes the dependence of the n
th
collector current on both the
number of stages deployed and the area scaling factors of these individual stages.
At the risk of analytical prematurity, we offer an additional point one whose signific-
ance will be clarified later when we talk about regulated cascode networks before proceeding
with the analysis of the compensated topology in Figure (3.39). The foundational essence of this
point is that transistor Q0 implements active, global, shunt-shunt feedback around transistor QP,
which in turn functions as a voltage buffer. The important effect of this active feedback is that it
substantially reduces the net Thvenin resistance seen at the node, NP, to which the emitter of
transistor QP is incident. This is an important trademark of the modified current sink topology.
Its importance stems from the fact that the feedback compensation forces the impedance wit-
nessed at node NP to converge toward zero. To be sure, the subject impedance is never going to
be zero, but it is indeed small, as we shall demonstrate in a subsequent chapter. If the impedance
at node NP is nearly zero, the corresponding NP node voltage, V
be0
, which is the quiescent base-
emitter potential of transistor Q0, functions as virtually an ideal voltage source driving the base-
emitter terminals of the other N transistors. Thus, the mirroring of voltage V
be0
at the base-emit-
ter terminals of Q1 through QN nears perfection in that V
beo
is rendered almost independent of
the net base current drained from node NP.
Q1
QP
Q2
QN Q0
R
I
r
o
FE 1 o
k I o
FE 2 o
k I o
FE N o
k I
I
o
I
p
k I
1 o
k I
2 o
k I
N o
V
1
V
2
V
N
+V
cc
x k
1
x k
2
x k
N
R
x1
R
x2
R
xN
R
p
NP
Chapter 3 BJ T Models &Biasing

- 269 -
An inspection of the circuit in Figure (3.39) reveals
( ) ( ) ( )
N
r FE o FE p FE o FE o i
i 1
I I 1 I 1 I 1 I k .
=
(
= + + + (
(

(3-144)
In addition to ensuring nominally identical h
FE
among all devices, it is convenient to set I
p
= I
o
.
In this case,
( )
N
2
r o FE o i
i 1
I I 1 I 1 k ,
=
| |
= + + |
|
\ .

(3-145)
which implies that the current flowing through resistance R in Figure (3.39) is essentially
invulnerable to the number of current sink stages and the area scaling factors invoked in the net-
work. This observation conflates with our feedback argument above. Equally important is that it
contrasts sharply with (3-140), which depicts current I
r
in the diagram of Figure (3.38) as poten-
tially sensitive to loading effects. We note with additional interest that the subject current is
nominally equivalent to the emitter current conducted by transistor Q0. Since I
r
I
o
, the collec-
tor current of the n
th
transistor becomes
( )
FE n cc be
cn FE n o
k V 2V
I k I .
R

~ ~ (3-146)
The result at hand suggests that the price paid for the incorporation of transistor QP into the cas-
caded current mirror is a doubling of the temperature sensitivity in that current I
o
is now depen-
dent on twice the emitter-base junction potential, as opposed to the single V
be
dependence pro-
jected by (3-141). However, we can somewhat compensate for this doubling through a prudent
increase in the value of circuit resistance R.
3.4.2.5. Wilson Current Mirror
The Wilson current mirror mitigates the port resistance limitations pervasive of the N-
stage mirror considered in the preceding subsection by exploiting shunt-series feedback to boost
output resistance R
x
above the Early resistance of the output port transistor
[10]
. Its basic sche-
matic diagram is shown in Figure (3.40). In this diagram, the grounded emitter transistor, Q2,
and the diode-connected device, Q3, implement feedback that is in shunt with the base terminal
of output transistor Q1 and in series with the emitter lead of Q1. The three transistors are simi-
lar, but transistors Q1 and Q3 have an emitter-base junction injection area that is k-times larger
than the corresponding injection area of transistor Q2. We can therefore presume that the DC
beta values and applied base-emitter terminal voltages of all active devices are nominally the
same, especially if each transistor has large forward Early voltages. All devices operate in their
forward active regimes. In the case of transistor Q1, such operation requires that the output port
voltage, V
1
, be at least as large as 2V
be
.
For transistor Q2, the reference current, I
r
, flowing into the junction of resistance R
with the base of Q1 and the collector of Q2 satisfies
cc be
r
V 2V
I .
R

= (3-147)
If the emitter of transistor Q2 conducts a current of I
2
, as indicated in Figure (3.40), the emitter
of transistor Q3 necessarily conducts kI
2
in light of the area stipulations and since the base-emit-
ter terminal voltages of these two devices are the same. Accordingly, the collector of Q2 con-
Chapter 3 BJ T Models &Biasing

- 270 -
ducts current
FE
I
2
, while a current of (1
FE
)I
2
flows into the base of Q2. In order to keep
Kirchhoff happy, the emitter of transistor Q1 necessarily supports a current, I
e1
, of

Figure (3.40). Basic schematic diagram of the Wilson current mirror.
( )
e1 2 FE 2
I kI 1 I , = + (3-148)
whence an output port current, I
1
, flowing into the collector of transistor Q1 of
FE
1 FE 2
1
I kI 1 .
k

| |
= +
|
\ .
(3-149)
It follows that the current, I
b1
, flowing into the base of transistor Q1 is
( )
1 FE
b1 FE 2
FE
I 1
I 1 kI 1 .
h k
| |
= = +
|
\ .
(3-150)
This current requires a resistance current, I
r
, of
FE
r b1 FE 2 FE 2
FE
k 1
I I I I 1 1 .
h k
( | |
| |
= + = + +
( | |
\ .
\ .
(3-151)
Observe that for large h
FE
, the output current mirrors, by a factor of k, the current conducted by
resistance R, which in turn closely approximates the collector current conducted by transistor Q2.
Specifically, (3-149), (3-151), and (3-147) combine to deliver
( )
cc be
1 FE 2 r
k V 2V
I kI kI .
R

~ ~ = (3-152)
Recalling that base-emitter terminal voltage V
be
decreases with junction temperature T
j

in accordance with the linear empirical expression, AV
be
S
be
AT
j
, the temperature-induced
perturbation, AI
1
, in current I
1
is seen to be
be 1 be 1
j cc be
2kS 2I S I
,
T R V 2V
~ =

(3-153)
which in turn stipulates the temperature-induced per-unit change in current I
1
as
Q3
Q2
kI
2
I
2
o
FE 2
I
+V
cc
Q1
I
e1
x k
x k
x 1
(1 )I -o
FE 2
I
1
I
r
I
b1
V
1
R
x
R
Chapter 3 BJ T Models &Biasing

- 271 -
be j
be 1
1 cc be cc be
2S T
2V I
.
I V 2V V 2V
~ =

(3-154)
As is generally the prerequisite implicit to a design scenario focused on realizing a high degree
of temperature stability, an appropriately large supply voltage (V
cc
in this case) is recommended.

Figure (3.41). (a). Low frequency, small signal equivalent circuit of the Wilson current mirror
shown in Figure (3.40). The small signal output resistance, R
x
, is the voltage to cur-
rent ratio, V
x
/I
x
. (b). The model of (a) redrawn to account explicitly for the fact that
the emitter-base junction injection areas of transistors Q1 and Q3 in Figure (3.40)
are a factor of k larger than the junction injection area of transistor Q2.
Figure (3.41a) depicts the approximate low frequency, small signal model for evaluat-
ing the output resistance highlighted as R
x
. In this equivalent circuit, resistance R
d3
derives from
(3-117) in that it represents the small signal terminal resistance of diode-connected transistor Q3.
The circuit analysis, which is sufficiently sloppy to warrant the company of a nice pinot noir, can
more easily be interpreted if the given junction injection ratios are judiciously exploited. To this
r
bb1
r
1
r
o1
J
ac1 a
I
I
a
R
x
I
x
V
x
I I
x ac1 a
J
I I
a ac2 b
+J I I
x a
+
r
bb2
r
2
R
d3
r
o2 R
J
ac2 b
I
I
b
I I
x a
+ -I
b
(a).
r
bb
r

r
o
J
ac a
I
I
a
R
x
I
x
V
x
I I
x ac a
J
I I
a ac b
+J I I
x a
+
kr
bb
kr

R
d3
R
ss
J
ac b
I
I
b
I I
x a
+ -I
b
(b).
Chapter 3 BJ T Models &Biasing

- 272 -
end, assume that all transistors are characterized by large forward knee currents and Early vol-
tages. Then, since Q1 and Q3 conduct roughly the same collector current, their base, base-emit-
ter diffusion, and Early resistances are nominally the same; that is
bb1 bb3 bb
1 3
o1 o3 o
r r r
r r r .
r r r
~
~
~

(3-155)
In view of the fact that the small signal beta of each device is the product of forward
transconductance g
m
, which nominally varies directly with quiescent collector current, and base-
emitter diffusion resistance r

, which varies inversely with collector current,


ac1 ac2 ac3 ac
. ~ ~ (3-156)
From (3-117),
bb3 3 bb bb
d3 o3 o
ac3 ac ac
r r r r r r
R r r .
1 1 1
| | | | + + +
= ~ ~
| |
+ + +
\ . \ .
(3-157)
Since the emitter-base geometry of transistor Q2 is smaller than that of either Q1 or Q3 by a fac-
tor of k and since this device conducts a current that is correspondingly k-times smaller than the
current supported by transistors Q1 and Q3,
bb2 bb3 bb
2 3
o2 o3 o
r kr kr
r kr kr .
r kr kr
~ =
~ =
~ =
(3-158)
The immediate modeling ramification of (3-155) through (3-158) is the equivalent circuit given
in Figure (3.41b). In this diagram, resistance R
ss
is given by
( )
ss o
R kr R R , ~ (3-159)
which invariably is adequately approximated by merely the circuit resistance, R.
A conventional analysis of the circuit in Figure (3.41b) generates the following equili-
brium equations:
( )
( ) ( ) ( )
( ) ( )
d3 x d3 a bb d3 b
ss a ac b bb a bb b
x o x ac a bb b
R I R I k r r R I
R I I r r I k r r I 0 .
V r I I k r r I
+ = + + (

+ + + + + =
= + +
(3-160)
Unfortunately, these equations must be solved simultaneously to arrive at the desired expression
for the resistance, R
x
= V
x
/I
x
, of interest. A second glass of the aforementioned pinot noir miti-
gates the inclination toward profanity and results in
( ) ( )
( )
( ) ( )
bb bb
ac ac ss ss bb
ac ac x
x o
x bb bb
ss ac ss ac
ac ac
r r r r
R k k R r r
1 1 V
R 1 r ,
I r r r r
k 1 R 1 k 2 k 1 R 1 k 2
1 1
( ( | | | | + +
+ + +
( ( | |
+ +
\ . \ . ( (
= = + +
( (
| | | | + +
( ( + + + + + + + + ( (
| |

+ +
( (
\ . \ .
(3-161)
where (3-156) is used and
ac
ac
ac

.
1
=
+
(3-162)
Chapter 3 BJ T Models &Biasing

- 273 -
For large AC beta and the invariably large Early resistance of a bipolar junction transistor, the
formidable resistance expression in (3-161) collapses to the simpler relationship,
( ) ( )
ac ss
x o
ss bb
R
R 1 r ,
k 1 R k r r
(
~ +
(
+ + +

(3-163)
which can, for reasonable area factor k, be substantially larger than the Early resistance, r
o
.
EXAMPLE #3.9:
The SPICE parameters of the silicon technology transistors utilized in the
Wilson current mirror of Figure (3.40) are itemized in Table (3.1). Design the
circuit so that the current, I
1
, conducted by transistor Q1 is 4 mA at room
temperature. Assuming an emitter-base voltage temperature sensitivity of S
be
=
2 mV/C, this current is to be sustained to within 5% up to operating tempera-
tures of 75 C. Use the HSPICE BJT model parameters in Table (3.1) to simu-
late the finalized design at 27 C, 50 C, and 75 C. Additionally, simulate the
room temperature frequency response of the magnitude of the output impedance
presented at the collector of Q1.
SOLUTION #3.9:
(1). Given that conventional silicon transistors are deployed in the subject Wilson mirror, the
base-emitter terminal potentials of all active devices are nominally 700 mV. But a slightly
more satisfying approach entails deducing these potentials by using the values of saturation
current I
s
, junction injection coefficient n
f
, and forward knee current I
kf
given in Table (3.1).
To this end, I
kf
= 11.5 mA yields a forward transport current, I
cc
, in (E3-1) of 1.342 mA for a
collector current of 1 mA. Then, with I
cc
= 1.342 mA, I
s
= A
e
J
s
= 3.2 fA, and n
f
= 1.05.
Additionally, the approximate room temperature value of base-emitter terminal potential, V
be
,
derives from (3-5) as V
be
727.1 mV. It follows that voltage V
1
must satisfy V
1
> 2V
be
=
1.454 V.
(2). In an attempt to conserve standby power, let transistor Q2 conduct one-fourth the current
flowing in both transistors Q1 and Q3, which effectively stipulates a requisite junction injec-
tion area factor of k = 4.
(3). In (3-154), AI
1
/I
1
= 0.05, AT
j
= (75 C 27 C) = 48 C, S
be
= 2 mV/C, and V
be
= 727.1 mV.
Then, since
be j
1
1 cc be
2S T
I
0.05,
I V 2V
= s

(E9-1)
V
cc
> V
be
+ (2S
be
AT
j
/0.05) = 5.294 V. Select V
cc
= 6 V to provide at least token design head-
room to compensate for parametric uncertainties and analytical approximations.
(4). For a reference current, I
r
, of about 1 mA, (3-151) produces R = 4.546 KO. Once again,
engineering introspection of design-oriented modeling and circuit parameter uncertainties
motivates the selection of resistance R as the slightly smaller R = 4.3 KO.
(5). Figure (3.42) is the schematic diagram of the completed design, where we have selected vol-
tage V
1
as 2 V to satisfy the requirement of V
1
> 1.454 V. As usual, estimated static node vol-
tages are provided in the diagram.
Chapter 3 BJ T Models &Biasing

- 274 -

Figure (3.42). Schematic portrayal of the Wilson circuit designed in
Example #3.9. The voltages shown in the boxes
correspond to the estimated respective node voltages
for a properly functioning circuit. The indicated 4 mA
collector current of transistor Q1 is a design target.
ENGINEERING COMMENTARY:
As in previous examples, the simulated results confirm the propriety of the design methodol-
ogy. In particular, the simulated quiescent collector current, I
1
, of transistor Q1 at 27 C is
4.008 mA, at 50 C, the simulated Q-point current is 4.075 mA, and at 75 C, the simulated
value of I
1
is 4.149 mA. Thus, the largest temperature-induced change in current I
1
, which
unsurprisingly is observed at 75 C, is only 3.52% larger (well within the target 5% deviation
target) than the subject current value at room temperature.

The simulated output impedance magnitude is displayed in Figure (3.43). At the quiescent
operating point established by V
cc
= 6 volts and V
1
= 2 volts, SPICE discloses the operating
Q3
Q2
+6 V
Q1
x 4
x 4
x 1
4 mA
2 V
Z
x
4.2 KO
727 mV
1.45 V
Q1 Q3 Q2
MODEL NT NT NT
IB 3.5627E-05 3.6239E-05 9.0492E-06
IC 4.0080E-03 3.9984E-03 1.0226E-03
VBE 0.7245 0.7250 0.7250
VBC -0.5505 0.0000 -0.7245
VCE 1.2750 0.7250 1.4495
BETADC 112.5001 110.3338 113.0081
GM 1.3667E-01 1.3619E-01 3.4835E-02
RPI 7.6227E+02 7.4940E+02 3.0011E+03
RX 6.7224E+01 6.7220E+01 2.6888E+02
RMU 1.1718E+12 6.0739E+11 1.1946E+12
RO 7.6179E+03 7.4986E+03 3.0027E+04
CPI 6.1650E-13 6.1446E-13 1.5701E-13
CMU 3.6996E-15 4.4335E-15 8.8742E-16
CBX 0.0000E+00 0.0000E+00 0.0000E+00
CCS 2.0741E-14 2.8694E-14 5.8204E-15
BETAAC 1.0418E+02 1.0206E+02 1.0454E+02
FT 3.5071E+10 3.5022E+10 3.5113E+10
Chapter 3 BJ T Models &Biasing

- 275 -
point parametric detail itemized above. Several noteworthy observations surface from this
itemization and the subject frequency response plot.

Figure (3.43). Simulated frequency response of the magnitude of the output impedance, Z
x
, for
the Wilson current mirror in Figure (3.42).
(a). The low frequency value of the simulated magnitude of the output impedance is 144.85
K which is almost 19-times larger than the simulated value of the Early resistance
(shown above as RO = 7.6179 KO) for transistor Q1. Accordingly, our prediction of an
output resistance that is substantially larger than the Early resistance is spot on.
(b). Despite the fact that SPICE predicts a unity current gain frequency (FT) of about 35 GHz
for all three transistors, the 144.85 K resistance level attenuates by a factor of root two
at about 29 MHz.
(c). As presumed in the course of the analysis of the Wilson mirror, the DC beta (BETADC)
and the AC beta (BETAAC) are approximately the same for all transistors. Recall that the
smallest geometry transistor, which carries a collector current that is 4-times smaller than
the other two devices is Q3. Note that the values of r

(RPI), r
o
, and r
bb
(RX) for transis-
tor Q3 are nominally 4-times larger than the corresponding parameters for transistors Q1
and Q2. On the other hand, C

(CPI) for the higher current transistors is roughly 4-times


the C

value of Q3, which is as expected owing to the almost direct dependence of emit-
ter-base diffusion capacitance on quiescent collector current. In contrast, the base-collec-
tor transition capacitances, C

(CMU) are relatively independent of current level, as ex-


pected, but they do scale with junction area. A similar statement prevails for the
substrate capacitances (CCS), which dominantly limit the attainable frequency response
of impedance Z
x
. Recall that substrate capacitances do not factor into the enumeration of
the unity gain frequency, f
T
, of the transistors.
3.5.0. SUPPLY INDEPENDENT BIASING
The last six biasing networks mitigate the deleterious effects of omnipresent junction
temperature rises in bipolar junction transistors. Unfortunately, these networks establish quies-
0
40
80
120
160
1 10 100 1000
M
a
g
n
i
t
u
d
e

O
f

O
u
t
p
u
t

I
m
p
e
d
a
n
c
e
,

Z
,

(
K
)
x
O
Signal Frequency (MHz)
Chapter 3 BJ T Models &Biasing

- 276 -
cent current responses that functionally depend on the supply voltage. A bias current depen-
dence on applied power line voltage is hardly surprising. But in the portable electronic age in
which we live, such dependence comprises a serious problem. For example, degrading supply
voltages incurred by aging batteries is unavoidable. When these voltages decrease to very low
levels, quiescent collector currents certainly diminish. In the wake of these line voltage de-
creases, there is even the likelihood of disabling the forward active regime operation of certain
transistors. A more insidious problem that prevails in both portable and plug-in electronics is the
fluctuation in line voltage incurred by the interaction of nonzero Thvenin supply impedances
with large transient fluctuations in the currents delivered by these supplies. These fluctuations
can influence transient responses and distortion characteristics and in extreme cases, they can
even cause network instability. In high performance applications where these power line voltage
fluctuations are only minimally intolerable, biasing networks that deliver reduced sensitivity to
supply line variations are essential. Networks that function with maximal independence of the
power line voltage are said to deliver a high power supply rejection (PSR).
3.5.1. BASE-EMITTER VOLTAGE OFFSET BIASING
One practical example of a network capable of delivering biasing currents that are
nominally independent of supply line voltages is the voltage offset configuration appearing in
Figure (3.44). The NPN transistors, Q1 and Q2, are identical, save for the fact that the emitter-
base junction injection area of Q2 is k
n
-times larger than that of Q1. If a quiescent current, I
Q
, is
presumed to flow in the emitter of transistor Q2, nominally the same current is conducted by the
emitter of the PNP diode-connected transistor, Q3. This statement reflects three assumptions.
First, it assumes that all transistors have large DC beta, which allows tacit neglect of all transistor
base currents. Second, all transistors have large forward knee currents, and third, they boast
large Early voltages. Since transistors Q3 and Q4 have identical junction injection areas and util-
ize identical emitter degeneration resistances, R
ee
, current I
Q
in Q3 is mirrored in the emitter of
transistor Q4 and hence, in the emitter of transistor Q1. From the Ebers-Moll model, it follows
that
be1 f T be2 f T
V n V V n V
Q s n s
I I 1 k I 1 . e e
( (
= =
( (

(3-164)
If we neglect the unity terms within the bracketed quantities, this relationship produces
( )
be1 be2 f T n
V V n V k . ln ~ (3-165)
By using the Q3-Q4-R
ee
mirror to force equality between the emitter currents of transistors Q1
and Q2, the difference in emitter-base junction injection areas of Q1 and Q2 fosters an offset be-
tween the corresponding base-emitter terminal voltages, V
be1
and V
be2
. This nonzero offset is
crucial in that it is the vehicle by which a nominal independence of current I
Q
on the supply line
voltage, V
cc
, is established Specifically,
be1 be2 Q
V V RI , = + (3-166)
whence, by (3-165),
( )
f T n
be1 be2
Q
n V k
V V
I ,
R R
ln

= ~ (3-167)
which is independent of voltage V
cc
.
Before celebrating the supply-independence advanced by (3-167), at least five impor-
tant engineering caveats warrant careful engineering scrutiny. First, (3-165) and the current
mirroring action between transistors Q3 and Q4 require that transistors Q4 and Q2 function in
Chapter 3 BJ T Models &Biasing

- 277 -
their forward active regimes. On the other hand, transistors Q1 and Q3 automatically operate in
their linear domains because the diode connection of these transistors forces their base-collector
terminal voltages to zero. Such operation for transistor Q4 requires V
ec4
V
eb4
, where V
ec4
and
V
eb4
respectively denote the emitter to collector and the emitter to base voltages developed on
Q4. In turn, V
ec4
V
eb4
demands a supply voltage that is large enough to satisfy,

Figure (3.44). Schematic diagram of a biasing network delivering quies-
cent currents I
Q
and I
o
that are, to first order, independent of
the applied supply voltage, V
cc
.
cc ee Q eb4 be1
V R I V V . > + + (3-168)
Assuming both V
eb4
and V
be1
are of the order of 700 mV, we see that V
cc
in excess of approx-
imately (1.4+R
ee
I
Q
) volts is commanded if the desired linear operation of the circuit is to be sus-
tained. For transistor Q2, linear operation mandates
( )
ce2 cc eb3 ee Q be2
V V V R R I V , = + > (3-169)
which in turn commands
( )
cc ee Q be2 eb3 f T n
V R I V V n V k ln > + + + (3-170)
You are encouraged to verify that the satisfaction of (3-170) actually guarantees the satisfaction
of (3-168). As might we might have expected intuitively, the bias circuit produces quiescent cur-
rents that are not precisely independent of supply voltage V
cc
. Problems are manifested when, as
per (3-170), voltage V
cc
drops too low.
The second important point relevant to (3-167) is that while the indicated current is
ostensibly independent of V
cc
, subject to the constraint imposed by (3-170), it varies with
temperature. In fact and to the extent that resistance R boasts a small temperature coefficient, I
Q

in (3-167) is PTAT in that Boltzmann voltage V
T
is directly proportional to absolute junction
temperature. But the subject temperature dependence is not entirely bad news in that the forward
transconductance of transistor Q2 (and also Q1, Q3, and Q4) is rendered relatively insensitive to
temperature. In particular, (3-54) confirms that the forward transconductance is inversely depen-
dent on the effective Boltzmann voltage, n
f
V
T
. To wit, if the effects of knee current and Early
Q2 Q1
I
Q
I
o
I
Q
+V
cc
x k
n
x 1
V
o
R
x
R R
l
Q4
Q3
Q5
R
ee
R
ee
R /k
ee p
x 1 x 1 x k
p
Chapter 3 BJ T Models &Biasing

- 278 -
voltage continue to be ignored, (3-54) gives rise to
( )
Q
n
m2 m1 m3 m4
f T
I
k
g g g g .
n V R
ln
= = = ~ ~ (3-171)
This disclosure is notable for two reasons. First, if the circuit at hand is operated as an amplifier,
wherein the gain and particularly the open loop gain in a feedback configuration, is dependent on
forward transconductance, the overall I/O gain can be rendered temperature independent.
Second, the forward transconductances of transistors Q1 through Q4 are rendered independent of
relatively unpredictable transistor modeling parameters.
The third noteworthy point is that the current conducted by transistor Q5, whose emit-
ter-base junction injection area is k
p
-times that of transistors Q3 and Q4, is, like current I
Q
, nomi-
nally invariant with supply voltage. This contention follows from the fact that the emitter
degeneration resistance of transistor Q5 is a factor of k
p
smaller than that of Q3, which implies
( )
p f T n
o p Q
k n V k
I k I ,
R
ln
= = (3-172)
since
ee
ee Q eb o eb
p
R
R I V I V .
k
| |
+ = + |
|
\ .
(3-173)
If transistor Q5 operates in its linear regime where V
ec5
V
eb5
, its transconductance is
( )
p Q p n
o
m5
f T f T
k I k
I
g ,
n V n V R
k ln
~ = ~ (3-174)
which, like the transconductances of the other transistors in the subject network, is essentially
independent of junction operating temperature. In practice, the area ratio, k
p
, should be kept un-
der two or three in that large k
p
sustains proportionately larger collector current in Q5. In turn,
large current levels in Q5 diminish its Early resistance, which reduces the attainable output resis-
tance, R
x
, of the current source.
The fourth noteworthy point is that resistance R
ee
can be set to zero without affecting
the current solution in (3-167). In fact, it is desirable to set R
ee
to zero in some low voltage
applications, since zero emitter degeneration in the PNP devices in Figure (3.44) lowers the
minimum required value of the supply voltage, V
cc
. It is included herewith to increase the output
resistance, R
x
, so that the Q5-R
ee
/k
p
subcircuit emulates a current source whose output current is
rendered progressively more independent of supply voltage.
The final, and arguably most important, point to be offered is that while (3-167) defines
the desired current solution for the biasing network in Figure (3.44), it is unfortunately not the
only solution. In particular, V
be1
= V
be2
= 0 in (3-166) sets I
Q
= 0 as a plausible current solution.
In other words, it is possible that at power supply turn on, transistors Q1 and Q2, and thus all
other transistors in the network, lock to a nonconductive state. Slight parametric differences
among the current mirroring devices are likely to preclude this annoying null state, but given the
luck of the traditional circuit design engineer, gambling that the desired solution projected by (3-
167) is realized is imprudent. Accordingly, a startup circuit preferably a subcircuit that con-
sumes no, or at least negligible, steady state power is a worthwhile investment in design time
and chip area.
To the foregoing end, a relatively simple startup addendum to the network of Figure
(3.44) is submitted in Figure (3.45). The startup cell comprised of capacitance C and transistors
Chapter 3 BJ T Models &Biasing

- 279 -

Figure (3.45). The supply-independent biasing network of Figure (3.44) with a startup cell incorpo-
rated to preclude a null current solution at network startup.
Q6 and Q7 conduct current only at circuit startup. Startup in the present sense corresponds to
closing switch SW. If switch closure occurs at time t = 0, the indicated line voltage, V
p
(t),
approximates an ideal voltage step; that is, V
p
(t) = V
cc
u(t). Assuming capacitance C is initially
uncharged, the idealized instantaneous jump in the power line voltage, V
p
(t), is transmitted in-
stantly to the base-emitter terminals of transistor Q7. With the emitter-base junction of Q7
strongly forward biased, a potentially large collector current is allowed to flow through Q7.
Clearly, this current can derive only from transistor Q3. The current conducted by Q3 is mir-
rored to transistor Q4. In response to this mirroring action, the current forced through transistor
Q1 by Q4 is accompanied by an increase in base-emitter terminal voltage V
be1
from its zero value
that prevails prior to switch closure. Note, however, that voltage V
be2
remains nominally zero as
V
be1
commences its increase. We state this with confidence because the large forward bias im-
posed across the emitter-base junction of Q7 immediately after switch closure forces the current
conducted by Q3 to flow through Q7. In effect, Q7 bypasses the Q2-R subcircuit immediately
after time t = 0. But as voltage V
be1
ultimately increases, transistor Q6 starts to conduct. Its
collector current can be supplied only by the capacitive branch of the startup cell. This branch
continues to supply current until capacitor C is fully charged, which occurs when the indicated
capacitor voltage, V
cap
, is V
cc
. As V
cap
approaches V
cc
to within an emitter-base junction thre-
shold voltage, the base-emitter voltage of transistor Q7 drops below threshold potential, whereu-
pon transistor Q7 enters cutoff. With C almost fully charged, Q6, like Q7, is starved of current,
and the startup cell is effectively disconnected from the rest of the circuit. As such, the biasing
network eventually achieves steady state in that the current induced to flow in Q3 necessarily
flows through Q2, as presumed in the analysis leading to (3-166). We should note that the re-
Q2
Q7
Q6
I
Q
I
o
x k
n
x k
c
x k
c
V
o
R
x
R R
l
Q4
Q3
Q5
R
ee
R
ee
R /k
ee p
x 1 x 1 x k
p
Q1
I
Q
x 1
C
V
cap
+

S
t
a
r
t
u
p

C
e
l
l
t

=

0
+
-
V
cc

SW
V (t)
p
Chapter 3 BJ T Models &Biasing

- 280 -
sponse time of the startup cell is effectively defined by the time required for capacitance C to
charge to within an emitter-base junction threshold potential of V
cc
.


Figure (3.45). The supply-independent biasing network of Figure (3.44) with a startup cell incorpo-
rated to preclude a null current solution at network startup.
EXAMPLE #3.10:
Design the supply-independent biasing network of Figure (3.45) so that at room
temperature operating conditions, current I
Q
is nominally 1 mA and current I
o
is
nominally 2 mA for supply voltages, V
cc
, in the range of 1.8 volts to 6 volts. Ve-
rify the design through SPICE simulation. Specifically, simulate the static
describing functions from V
cc
to both I
Q
and I
o
at operating temperatures of 27
C, 50 C, and 75 C. Additionally, simulate the time domain responses of cur-
rents I
Q
and I
o
to a 6 volt battery switched into the circuit at time t = 0 with a 500
nSEC rise time. The HSPICE parameters for the NPN devices appear in Table
(3.1), while Table (3.2) lists the parameters for PNP transistors that are nomi-
nally complementary to the NPN units.

Q2
Q7
Q6
I
Q
I
o
x k
n
x k
c
x k
c
V
o
R
x
R R
l
Q4
Q3
Q5
R
ee
R
ee
R /k
ee p
x 1 x 1 x k
p
Q1
I
Q
x 1
C
V
cap
+

S
t
a
r
t
u
p

C
e
l
l
t

=

0
+
-
V
cc

SW
V (t)
p
Chapter 3 BJ T Models &Biasing

- 281 -
SPICE
SYMBOL
TEXT
SYMBOL
DESCRIPTION
OF PARAMETER
VALUE UNITS
FBF
|
f

Forward Short Circuit Gain 100 amps/amp
BR
|
r

Reverse Short Circuit Gain 1.3 amps/amp
CJC C
jco
Zero Bias B-C Depletion Capacitance 2.4 fF
CJE C
jeo
Zero Bias B-E Depletion Capacitance 4.7 fF
CJS C
so
Zero Bias Substrate Depletion Capacitance 12.2 fF
IKF I
kf
Forward Knee Current 9.4 mA
IRB I
rb
Base Resistance Corner Current 3.3 mA
IS I
s
Saturation Current 4.3 fA
MJC m
c
B-C Junction Grading Coefficient 0.333
MJE m
je
B-E Junction Grading Coefficient 0.5
MJS m
s
Substrate Junction Grading Coefficient 0.5
NF n
f
B-E Junction Injection Coefficient 1.02
NR n
r
B-C Junction Injection Coefficient 1.0
RB r
bb
Zero Bias Base Resistance 310
O
RBM R
bm
Minimum Base Resistance 43
O
RC r
c
Series Collector Resistance 22
O
RE r
e
Series Emitter Resistance 1.7
O
TF
t
fo

Zero Bias Minority Carrier Transit Time 6.2 pSEC
TNOM T
j
Junction Reference Temperature 27 C
VAF V
af
Forward Early Voltage 24 volts
VJC V
jc
B-C Junction Built-In Potential 780 mvolts
VJE V
je
B-E Junction Built-In Potential 920 mvolts
VJS V
js
Substrate-Collector Built-In Potential 690 mvolts
XTI Temperature Exponent For IS 3
XTF Temperature Exponent For TF 0.025
XTB Temperature Exponent For BF 0.03
Table (3.2). HSPICE model parameters for a PNP bipolar junction transistor. Although the transistor characte-
rized herewith is fictitious, the parameters are typical of a moderately high speed BJT.
SOLUTION #3.10:
(1). Current I
Q
is nonzero if and only if transistors Q1 and Q2 possess different emitter-base junc-
tion injection areas. Arbitrarily choose k
n
= 10, meaning that the emitter-base junction area
of transistor Q2 is ten-fold that of Q1. There is little point in making k
n
much larger than ten
or so since I
Q
in (3-166) is seen as dependent, not on k
n
, but on the natural logarithm of k
n.

From Table (3.1) the junction injection coefficient, n
f
, of all NPN devices is n
f
= 1.05. Thus,
with a junction temperature of T
j
= 27 C = 300.16 K, n
f
= 1.05, k
n
=10, and I
Q
= 1 mA,
resistance R in the network of Figure (3.45) derives from (3-167) as
Chapter 3 BJ T Models &Biasing

- 282 -
( )
f T n
Q
n V k
R 62.6 .
I
ln
= = (E10-1)
In view of the empirical nature of parameter n
f
, the unavoidable uncertainties associated with
the internal junction temperature, and the relatively small size of the requisite circuit resis-
tance, we should allow for laser trimming resistance R to the precise value that yields the tar-
get I
Q
= 1 mA current.
(2). The next step in the design process entails determining the appropriate emitter degeneration
resistance, R
ee
, which is commensurate with satisfactory circuit operation at the worst case
power line voltage of V
cc
=1.8 volts. Equation (3-169) is the applicable relationship, but prior
to its use, the emitter-base voltage, V
eb3
, for transistor Q3 and the base-emitter voltage, V
be2
,
for transistor Q2 must be estimated. To this end, precise calculations are not required and
therefore, knee currents and Early voltages are ignored. These simplifications enable the use
of the simple Ebers-Moll relationship for the forward transport current in (3-5) for both NPN
and PNP transistors. In particular,
( )
be f T be f T
s
V n V V n V
c cc s
I I I 1 I , e e ~ = ~ (E10-2)
which applies to the NPN devices with minimal junction injection areas. In the case of PNP
transistors, the only required change entails the replacement of base-emitter terminal voltage
V
be
by emitter-base voltage V
eb
. For transistor Q2, Table (3.1) gives I
s
= 3.2 fA and, of
course, n
f
= 1.05. Since Q2 has a ten-fold increase in emitter-base junction area, I
s
in (E10-2)
must be multiplied by 10. Then with I
c
I
Q
= 1 mA, I
s
= (10)(3.2 fA), n
f
= 1.05, and T
j
=
300.16 K, V
be2
= 656.5 mV. On the other hand, the PNP transistor, Q3, which has minimal
junction area, offers from Table (3.2), I
s
= 4.3 fA and n
f
= 1.02. Accordingly, I
c
= I
Q
= 1 mA
in (E10-2) produces V
eb3
= 690.8 mV. Recalling (3-169), V
cc
1.8 volts leads to a resistance
R
ee
, that satisfies
( )
be2 eb3 f T n
ee
Q
1.8 V V n V k
R 390.1 .
I
ln
s = (E10-3)
Design conservatism is almost always judicious and thus, we select R
ee
= 300 in an attempt
to win the praise of our boss.
(3). If current I
o
is to be 2 mA, which is twice the value of current I
Q
, transistor Q5 in Figure
(3.45) should boast twice the emitter-base junction injection area of transistor Q3. Moreover,
the desired current mirroring between transistors Q3 and Q5 requires that the emitter
degeneration resistance for Q5 be one-half that of transistor Q3. Note in Figure (3.45) that
the emitter degeneration resistance of Q5 is delineated as R
ee
/k
p
, where k
p
, the junction area
factor of Q5, is k
p
= 2.
(4). When the supply line battery switch is closed at time t = 0, capacitor C begins to charge, such
that the indicated capacitor voltage, V
cap
, ultimately rises to 6 volts. To crude first order, the
rate of capacitor voltage charging matches the slew rate of the supply line, which is 6
volts/500 nSEC = 12 volts/SEC. The current conducted by capacitance C in the circuit of
Figure (3.45) closely approximates the collector current, say I
c6
(t) flowing in transistor Q6.
Accordingly,
( )
c c
c6
dV (t) V
I (t) C C C 12 volts/SEC .
dt t
~ ~ ~ (E10-4)
Most transistors in the subject network conduct steady state currents in the range of 1 mA. In
order to forestall excessive junction heating in the startup cell devices, it is prudent to limit
the maximum current in transistor Q6 to approximately 1 mA, especially if the indicated area
factor, k
c
, is set to one. With I
c6
(t) =1 mA, (E10-4) delivers C = 83.3 pF. Set C = 85 pF,
which requires that this capacitance be realized as an off chip realization element.
Chapter 3 BJ T Models &Biasing

- 283 -
In addition to concerns about junction heating, care must be exercised to preclude voltage
overstress in transistors Q6 and Q7. Specifically, note that if switch SW in Figure (3.45) were
ideal, the entire 6 volts of supply line energy is developed across the base-emitter terminals of
transistor Q7 immediately after switch closure. Depending on the process actually adopted
for the monolithic realization of the network we are addressing, high voltage options may
need to be exploited for transistors Q6 and Q7.
(5). The variable awaiting computation is the resistance, R
l
, in Figure (3.45). The current, I
o
,
flowing through resistance R
l
is 2I
Q
, and this same current approximates the emitter current of
transistor Q5. Thus, the emitter-collector voltage, V
ec5
, supported by transistor Q5 is
( )
ec5 cc ee l Q
V V R 2R I . = + (E10-5)
In order for Q5 to sustain operation in its forward active domain, V
ec5
must be at least as large
as V
eb5
even when V
cc
lies at its minimum, 1.8-volt level. The Q5 emitter-base voltage, V
eb5
,
effectively matches V
eb3
, which has been calculated to be 690.8 mV. It follows that
cc ee Q eb5
l
Q
V R I V
R 404.6 .
2I

s = (E10-6)
Therefore, we choose R
l
= 400 .

Figure (3.46). The supply-independent biasing network, complete with startup
compensation, designed in Example #3.10. All resistances are in
units of ohms, the capacitor is in picofarads, and the voltage
supply is in units of volts. The indicated node voltage estimates
apply in the steady state subsequent to closure of switch SW.
(6). A schematic diagram of the completed design is shown in Figure (3.46). A first simulation of
the network reveals a simulated current, I
Q
, which is about 4.8% larger than its target factor.
Accordingly, resistance R in Figure (3.45) is increased from its originally computed 62.6 to
(1.048)(62.6 ) = 65.6 . Subsequent to running a few static simulations to confirm the pro-
Q2
Q7
Q6
I
Q
I
o
x 10
x 1
x 1
V
o
65 400
Q4
Q3
Q5
300 300 150
x 1 x 1 x 2
Q1
I
Q
x 1
85
t

=

0
+
-
6
SW
719 mV
65.0 mV
0 V
5.70 V
5.01 V
5.01 V
5.70 V 5.70 V
800 mV
6 V
Chapter 3 BJ T Models &Biasing

- 284 -
priety of relevant design modifications, we resultantly converge to R = 65 .
Several SPICE simulations were executed to confirm the propriety of the design submitted as
the schematic diagram in Figure (3.46)
(a). Figure (3.47) displays room temperature, simulated static sweeps of currents I
Q
and I
o

versus the supply line voltage, V
cc
. At V
cc
= 6 volts, I
Q
= 1.01 mA, which is a scant 1%
larger than the target design value. Even if V
cc
drops from its steady state 6-volt value
by 75% to 1.5 volts, I
Q
is maintained at 924.9 A, which represents a degradation of
only 8.04%. On the other hand, the output current, I
o
, is 1.97 mA at V
cc
= 6 volts and
1.77 mA at V
cc
= 1.5 volts, which computes as a 10.12% decrease with respect to the
current value at V
cc
= 6 volts. The diminished rejection of the power supply voltage at
higher quiescent currents can be attributed to the fact that the Early resistances, and
particularly the Early resistances in the PNP devices are inversely proportional to bias
currents.

Figure (3.47). Simulated static describing functions for the room temperature currents, I
Q

and I
o
, in the circuit of Figure (3.46).
The observed nonzero slopes in the current curves can also be attributed to Early vol-
tages that are always finite. Said slope is more pronounced in the output current
characteristic because the Early voltage of the PNP transistor, Q5, is smaller than those
of any of the NPN devices. Below nominally 1.5 volts, transistors that are not con-
nected as diode elements operate in saturation to produce current characteristics that are
strongly sensitive to supply line voltage variations.
(b). Figure (3.48) offers the foregoing static sweeps at 50 C and 75 C, as well as at 27 C.
Temperature sensitivity is apparent, which is as expected because of the current solu-
tions in (3-167) and (3-172). In particular, if the junction injection coefficient, n
f
, and
circuit resistance, R, are temperature invariant, (3-167) and (3-7) deliver
( )
Q f n
j
I n k k
3.21 A / C .
T qR
ln
= = (E10-7)
Equation (3-172) demonstrates that the temperature sensitivity of the output current, I
o
,
is larger than the foregoing sensitivity by a factor of k
p
. Thus,
C
u
r
r
e
n
t

(
m
A
)
Power Supply Voltage, (volts) V
cc
I
o
I
Q
0
0.5
1.0
1.5
2.0
2.5
0 2 4 6 8 10
Chapter 3 BJ T Models &Biasing

- 285 -

Figure (3.48). Simulated static describing functions at 27 C, 50 C, and 75 C for the cur-
rents, I
Q
and I
o
, in the circuit of Figure (3.46).
( )
Q p f n
o
p
j j
I k n k k
I
k 6.42 A / C .
T T qR
ln
= = = (E10-8)
The increase in the temperature sensitivity of current I
o
by a factor of k
p
over the
sensitivity of current I
Q
rebukes the use of high junction injection area factors in the
PNP units deployed in the circuit at hand. An examination of the data from which Fig-
ure (3.48) derive indicates that I
Q
= 1.006 mA at T = 27 C, while at 50 C and 75 C,
the subject current is 1.086 mA and 1.173 mA, respectively. Comparing the 75 C
simulated result to its 27 C counterpart,
( )
( )
-3
Q
j
1.173 1.006 10
I
3.48 A / C ,
T 75 27

= =

(E10-9)
which is 8.4% higher than the computed sensitivity in (E10-7). This error can be attri-
buted to the temperature dependence of other transistor parameters (such as the Early
voltage). These second order temperature sensitivities are tacitly ignored in (3-167).
For output current I
o
, I
o
= 1.969 mA, 2.125 mA, and 2.295 mA at 27 C, 50 C, and 75
C, respectively. It follows that
( )
( )
-3
o
j
2.295 1.969 10
I
6.79 A / C ,
T 75 27

= =

(E10-10)
which is only 5.8% larger than the calculated temperature sensitivity in (E10-8).
(c). Finally, Figure (3.49) offers the transient responses of currents I
Q
and I
o
to sudden
switch closure at time t = 0, subject to the condition that the switch in question induces
a supply line voltage rise time of 500 nSEC. Superimposed on this plot are the currents
conducted by the startup transistors, Q6 and Q7. The latter curves confirm that the
startup devices are effectively disconnected from the biasing network, well within 1
SEC of switch closure. The currents, I
Q
and I
o
, are seen to settle to their respective
steady state values at 584.75 nSEC. Since the supply line does not reach 6 volts until
500 nSEC, the circuit can be said to settle within 84.75 nSEC after the time at which
the supply line is fully activated. Observe a significant amount of peaking in the cur-
0
0.5
1.0
1.5
2.0
2.5
0 2 4 6 8 10
Power Supply Vol tage, (volts) V
cc
I
o
I
Q
T = 27 C
j
T = 50 C
j
T = 75 C
j
C
u
r
r
e
n
t

(
m
A
)
Chapter 3 BJ T Models &Biasing

- 286 -
rent outputs, I
Q
and I
o
, while the currents conducted by the startup devices always re-
main below I
Q
and I
o
.

Figure (3.49). Transient current responses to switch closure in the circuit of Figure (3.46).
The current, I
c6
, is the collector current conducted by transistor Q6, while I
c7

denotes the collector current of transistor Q7.
ENGINEERING COMMENTARY:
As suggested earlier, the circuit addressed in this example is one of several whose operation
is premised on formulating a subcircuit that establishes an offset between base-emitter ter-
minal voltages of key transistors. All are capable of delivering static current responses that,
while not strictly independent of power supply voltage, are significantly desensitized with re-
spect to supply line voltage variations. Most of these networks are able to limit current varia-
tions about nominal design targets to 5%-10%, despite upwards of 50% degradation in line
voltage. The prices paid for these supply-independent topologies are potentially significant
temperature sensitivities, a recurring need for resistor trimming, and the inevitable require-
ment of startup cells that preclude null current states. Three additional biasing circuits are re-
served for your own edification in Problems #3.28 through #3.30.
3.5.2. BANDGAP REFERENCE CIRCUIT
Among the best of the supply-independent biasing schemes is the bandgap reference
circuit
[11]
. Aside from offering excellent output voltage desensitization to power line voltage
variations, the bandgap reference also delivers an outstandingly low temperature coefficient for
its reference output voltage over wide temperature ranges. This temperature insensitivity is a
critically important performance attribute in high performance analog integrated circuits, and
especially in circuits earmarked for high-speed data acquisition, data conversion, and informa-
tion processing. Circuit performance vulnerability to temperature looms especially severe in
deep submicron technologies for which even modest current levels generate the high current
densities that can result in intrinsic temperature increases of as much as 50 C or more. In the
subsections that follow, we shall see that the bandgap reference circuit produces a nominally
temperature invariant static output voltage by coalescing the electrical properties of two circuit
0
2
4
6
0
1
2
3
0 0.2 0.4 0.6 0.8 1.0 1.2
C
u
r
r
e
n
t

(
m
A
)
L
i
n
e

V
o
l
t
a
g
e
,


(
v
o
l
t
s
)
V
(
t
)
p
Time (microseconds)
I
o
I
Q
I
c7
I
c6
Chapter 3 BJ T Models &Biasing

- 287 -
cells that we have already encountered; namely, the emitter-base junction voltage of a diode con-
nected transistor and a PTAT voltage generator.
Conceptually, the bandgap reference cell is the system abstraction pictured in Figure
(3.50)
[12]
. An emitter-base junction forward bias is extracted as the base-emitter voltage, V
be
,
which is developed in response to a constant current, I
k
, applied as shown, to a diode connected
BJT. The PTAT generator is formed as a conventional Boltzmann voltage that is scaled by a
constant amplifier gain of K. In turn, the output reference voltage, V
ref
, derives as the superposi-
tion of voltage V
be
and the amplified Boltzmann voltage, KV
T
; that is,

Figure (3.50). System level abstraction of a bandgap reference circuit.
ref be T
V V KV . = + (3-175)
To the extent that current source I
k
emulates an ideal (infinite impedance) current source, voltage
V
be
is independent of the biasing voltage, V
cc
. And if the amplifier shown in the diagram boasts
high power supply rejection, gain K is nominally independent of the amplifier biasing voltage,
V
aa
. It follows that output voltage V
ref
is all but independent of applied biasing.
Equation (3-101) teaches that to first order, junction voltage V
be
decreases linearly with
increasing temperature. Obviously, the Boltzmann voltage, V
T
, increases linearly with tempera-
ture. It is therefore intuitively evident that in addition to achieving a reference response boasting
supply voltage independence, constant K, which we presume to be temperature invariant, can be
selected to achieve a reference voltage having zero temperature coefficient. In particular,
ref
be To
be
o
dV
dV V
k
K S K ,
dT dT q T
| |
| |
| = + = +
|
|
\ .
\ .
(3-176)
where V
To
is the Boltzmann voltage evaluated at a reference temperature of T
o
. Generally, the
reference temperature is taken as 27 C, or 300.16 K. We see that the temperature coefficient,
dV
ref
/dT, of reference output V
ref
is null if
be o
To
S T
K ,
V
= (3-176)
which produces a corresponding, and somewhat idealized, reference output of
+

Boltzmann
Vol tage
Generator
K
I
k
V
T
KV
T
V
be
l
V
ref
V + KV
be T
+V
cc
V
aa
Chapter 3 BJ T Models &Biasing

- 288 -
T
ref be T be be o be be
To
V
V V KV V S T V S T .
V
| |
| = + = + = +
|
\ .
(3-177)
This basic result confirms that voltage V
ref
indeed boasts zero temperature coefficient if junction
voltage V
be
decreases linearly with junction temperature at a constant rate of S
be
. Note that if S
be

is indeed constant, the amplifier gain, K, in (3-176) is necessarily temperature invariant.
3.5.2.1. Temperature Coefficient of Forward Biased Junction Voltage
At this point, we have taken the temperature sensitivities of a forward biased PN junc-
tion diode and the analogous forward biased emitter-base junction of a BJT to be the temperature
invariant constant, S
be
. We even suggested that in the absence of definitive other information, S
be

2 mV/C is an excellent approximation for the pre-CAD, mathematical analysis of a circuit or
system. For the vast majority of BJT circuits, these first order presumptions are acceptable and
even appropriate. But in bandgap reference cells, which can deliver temperature sensitivities as
small as a few tens to a few hundreds of parts per million/C (ppm/C), representing S
be
as a
mere constant is not sufficiently accurate even for first order investigations. We shall learn that
the forward biased, emitter-base junction voltage of a BJT does not decrease linearly with
temperature. In fact, it does decrease with increasing temperature, but we shall find that the
functional dependence, V
be
(T), on absolute junction temperature T embraces both linear and
natural logarithmic terms. It follows that S
be
, which we shall now more astutely designate as the
temperature function, S
be
(T), is at least weakly dependent absolute operating temperature.
The archival literature testifies that the functional dependence of the emitter-base vol-
tage on junction temperature is expressible as
[13]
,
c o
be go beo f T
o o co
J T T T
V (T) V 1 V n V m .
T T J T
ln ln
( | | | | | |
| |
= + + +
( | | |
|
\ . (
\ . \ . \ .
(3-178)
In this expression T
o
is the previously introduced junction reference temperature, V
go
is the refer-
ence temperature value of the bandgap potential (1.206 volts in silicon operated at T
o
= 300.16
K), and V
beo
is the reference temperature value of the emitter-base junction voltage; that is, V
beo

V
be
(T
o
). Parameter m is an empirical constant that for silicon semiconductor lies in the range,
2.0 m 2.8. Unless explicitly stated otherwise, m is typically assigned a value of m = 2.3.
Parameter J
c
symbolizes the density of collector current (collector current I
c
divided by the emit-
ter-base junction cross section area, A
e
) at an absolute junction temperature of T. Finally, J
co
is
the T = T
o
value of collector current density J
c
.
The temperature dependence of the current density ratio, J
c
/J
co
, is usually fixed by the
topology of the subcircuit in which the transistor undergoing scrutiny is embedded. In most of
the commonly utilized bandgap reference cells, this ratio is made proportional to absolute
temperature in accordance with the simple, linear relationship,
c
co o
J T
,
J T
= (3-179)
assuming that any resistors utilized in the reference cell have negligibly small temperature
coefficients and assuming further that no significant temperature gradients prevail across the
bandgap reference chip. Accordingly, (3-178) becomes
( )
be go beo f T
o o o
T T T
V (T) V 1 V n m 1 V .
T T T
ln
| | | | | |
= +
| | |
\ . \ . \ .
(3-180)
Chapter 3 BJ T Models &Biasing

- 289 -
Consequently, the temperature sensitivity, S
be
(T), is
( )
go beo f
be
be
o o
V V n k m 1
dV (T) T
S (T) 1 .
dT T q T
ln
( | |
= +
( |
(
\ .
(3-181)
Since V
go
> V
beo
and m > 1, both terms on the right hand side of this relationship are negative,
thereby confirming a negative temperature coefficient for the emitter-base junction potential.
Figure (3.51) displays a plot of S
be
(T) versus temperature T for the case of V
beo
=730 mV, n
f
=
1.0, a reference temperature of T
o
= 27 C = 300.16 K and three values of empirical parameter
m. The logarithmic temperature term is invariably inconsequential for practical operating
temperatures. Accordingly, and as is subliminally inferred by the curves in Figure (3.51), the
temperature sensitivity function, S
be
(T), is almost constant. For m = 2.4, we see that S
be
(T) varies
from 1.695 mV/C at T = 0 C to 1.733 mV/C at T = 100 C, which reflects a change of only
about 2.2% over this 100 C interval. Note further that the slopes of these sensitivity plots
change modestly as a function of parameter m.

Figure (3.51). The temperature sensitivity of the forward biased emitter-base junction
voltage of a BJT, depicted as a function of junction temperature. Note that
the sensitivity function, S
be
(T), is plotted in units of mV/C.
The fundamental emitter-base potential relationships of (3-5) and (3-11) are interesting
from the standpoint of their implications for two identical transistors (save for different emitter-
base junction areas) operated at different collector current densities. Denote these two collector
current densities as J
c2
and J
c1
, which respectively correspond to base-emitter voltages of V
be2
(T)
and V
be1
(T). If the two transistors operate at the same junction temperatures, a simple algebraic
manipulation of the basic Ebers-Moll equations confirms that
c2 c2 e1
be2 be1 f T f T
c1 c1 e2
J I A
V (T) V (T) n V n V .
J I A
ln ln
( | | | || |
= =
( | | |
(
\ . \ .\ .
(3-182)
If the circuit in which the two transistors are embedded is designed to ensure that the two collec-
tor currents, I
c1
and I
c2
, are identical, we have
-1.80
-1.75
-1.70
-1.65
-1.60
-25 0 25 50 75 100 125
T
e
m
p
e
r
a
t
u
r
e

C
o
e
f
f
i
c
i
e
n
t
,

S
b
e
(
T
)
,

(
m
V
/
d
e
g

C
)
Junction Temperature (deg C)
Chapter 3 BJ T Models &Biasing

- 290 -
f
e1 e1
be2 be1 f T
e2 e2
n kT
A A
V (T) V (T) n V ,
A q A
ln ln
| | | |
= =
| |
\ . \ .
(3-183)
which is directly proportional to absolute temperature. Equation (3-183) serves as a foundational
platform for constructing a PTAT generator. A slight shortfall of this contention is that identical
transistors carrying non-identical collector current densities are likely to be operating at slightly
different junction temperatures. Thus, care must be exercised to preclude widely divergent cur-
rent densities or equivalently, significant temperature gradients between the two transistors.
3.5.2.2. Circuit Realization of the Bandgap Reference Cell
The topological foundation of most of the currently used bandgap reference cells is the
Brokaw circuit shown in Figure (3.52)
[11]
. The circuit at hand utilizes two monolithic, and there-
fore physically similar, BJTs, Q1 and Q2, whose emitter-base junction areas are A
e1
and A
e2
,
respectively. If the operational amplifier (op-amp) in the schematic diagram
3
is characterized by
a low frequency open loop voltage gain of A
o
, the indicated differential input voltage, V
i
, of the
op-amp is

Figure (3.52). The basic schematic diagram of a bandgap reference circuit that
uses two bipolar junction transistors and a low bandwidth opera-
tional amplifier. The indicated currents flowing through resis-
tances R
1
and R
2
and the emitter of transistor Q2 ignore the base
currents conducted by Q1 and Q2.

3
The op-amp need not be realized in bipolar junction transistor amplifier. In fact, since high response speed in the
op-amp is not an issue, but static power dissipation is an important design consideration, the op-amp is commonly
realized in metal-oxide-semiconductor field-effect transistor (MOSFET) technology.
+

Q2
R
Q1
R
R
1
R
2
I
2
I
1
I
1
Op-Amp
I +I
1 2
+V
cc
+ +

V
be1
V
be2
V
ref
V
i
+

[
O
p
e
n

L
o
o
p
G
a
i
n

=

A
]
o

I
2
Chapter 3 BJ T Models &Biasing

- 291 -
ref
i
o
V
V .
A
= (3-184)
From the schematic diagram, we then see that
( )
ref
i 1 2
o
V
V R I I .
A
= = (3-185)
The last equation shows that for a finite reference output voltage, V
ref
, V
i
0 if gain A
o
is very
large. Thus, a sufficiently large open loop gain in the utilized op-amp manifests identical cur-
rents, I
1
and I
2
. This large open loop gain is but one of three preeminent requirements we shall
invoke on the bandgap reference cell. The second directive is very large input impedances at
both of the op-amp input ports. Large input impedances ensure that the op-amp draws negligible
input current, which means that current I
1
approximates the collector current flowing in transistor
Q1. Similarly, current I
2
is essentially the collector current conducted by transistor Q2. The fi-
nal mandate is that transistors Q1 and Q2 be characterized by large static current gains, h
FE
. This
stipulation means that currents I
1
and I
2
respectively approximate the Q1 and Q2 emitter cur-
rents, as we depict in Figure (3.52). In light of the foregoing approximations, the reference out-
put voltage, V
ref
, is given by
( )
ref be2 1 2 1 be2 1 1
V V I I R V 2I R , = + + = + (3-186)
while
be2 be1
1
2
V V
I ,
R

= (3-187)
where it is understood that the base-emitter voltages, V
be1
and V
be2
, are functions of junction
absolute temperature T. Recalling (3-183), (3-186) becomes
( )
e1 1 1
ref be2 be2 be1 be2 f T
2 2 e2
A 2R 2R
V V V V V n V ,
R R A
ln
| | | | | |
| | | = + = +
| | |
\ . \ . \ .
(3-188)
This result mirrors the generalized reference output response delineated in our system level sche-
matic of Figure (3.50). In particular, the first term on the far right hand side of (3-188) is a base-
emitter voltage that decreases with temperature at a near constant rate. On the other hand, the
second term on the right hand side of (3-188) is proportional to Boltzmann voltage V
T
. To the
extent that the resistance ratio, (R
1
/R
2
), projects negligibly small temperature coefficient, which it
does if both resistances have roughly the same temperature coefficient, this second term is
PTAT. In a word, the first term on the right hand side of (3-188) decreases with temperature,
while its superimposed second term companion increases with temperature. The irrefutable
conclusion is that the resistance ratio (R
1
/R
2
) can be selected to incur a zero temperature coeffi-
cient associated with the reference output voltage. Actually, a bit of thought serves to convince
that (R
1
/R
2
) can be selected to deliver a reference output voltage that has positive, zero, or nega-
tive temperature coefficient. As a relevant and important sidebar, we note that voltage V
ref
in (3-
188) is ostensibly independent of the supply voltage, V
cc
. It is indeed, as long as V
cc
is large
enough to ensure the linear operation of the op-amp, which is required to sustain equality be-
tween the two currents, I
1
and I
2
.
Using (3-188), the temperature sensitivity, S
ref
(T), of the reference voltage is
Chapter 3 BJ T Models &Biasing

- 292 -
ref f To
be2 e1 1
ref
2 o e2
dV n V
dV A 2R
S (T) ,
dT dT R T A
ln
| | | | | |
| | | = = +
| | |
\ . \ . \ .
(3-189)
where we recall V
To
as the T = T
o
value of Boltzmann voltage V
T
. Using (3-181), the last result
becomes
( )
ref go beo2 f To
o o
f To
e1 1
2 o e2
1 T
S (T) V V n m 1 V 1
T T
n V
A 2R
.
R T A
ln
ln
( | |

( | = + +
`
|
(

\ . )
| | | | | |
| | | +
| | |
\ . \ . \ .
(3-190)
This temperature coefficient is not constant because the temperature coefficient of the base-emit-
ter terminal voltage of a BJT is slightly temperature variant, as is portrayed by Figure (3.51). At
the reference temperature T
o
, (3-190) becomes
( )
f To
e1 1
ref o go beo2 f To
o 2 o e2
n V
A 2R
1
S (T ) V V n m 1 V .
T R T A
ln
| | | | | |
(
| | | = + +
(
| | |
\ . \ . \ .
(3-191)
A straightforward algebraic consideration of this expression leads to the conclusion that the
reference temperature value, S
ref
(T
o
), of the temperature coefficient of the reference output vol-
tage is zero if resistance ratio (R
1
/R
2
) is chosen in accordance with
( )
go beo2
f
To 1
o
2 e1
f
e2
V V
n m 1
V R
.
R A
2n
A
ln

+
=
| |
|
|
\ .
(3-192)
If we combine this relationship with (3-191), we get
f To
e1 1
ref o o
o e2 2
n V
A R
S (T ) 2 .
T A R
ln
( | | | | | |
( | | | =
| | | (
\ . \ . \ .
(3-193)
The last result is interesting because it clearly conveys general design guidelines for particular
applications. Specifically, zero reference output temperature coefficient, S
ref
(T
o
), at T = T
o
re-
quires (R
1
/R
2
) =
o
. On the other hand, S
ref
(T
o
) > 0 (positive temperature coefficient) demands
(R
1
/R
2
) >
o
, while S
ref
(T
o
) < 0 (negative temperature coefficient)commands (R
1
/R
2
) <
o
.
Upon substituting (3-192) and (3-180) into (3-188), we arrive at the reference output
voltage for the specific circumstance of S
ref
(T
o
) = 0. We shall term this specific reference output
the optimized output response, V
ropt
. Then,
( )
ref o
ropt ref go f T
S (T )=0
o
T
V V V m 1 n V 1 ,
T
ln
( | |
( | = +
|
(
\ .
(3-194)
for which the corresponding optimal temperature coefficient, S
ropt
(T), is
( )
ropt f
o
ropt
dV (T) m 1 n k
T
S (T)
dT q T
ln

| |
= |
|
\ .
(3-195)
Chapter 3 BJ T Models &Biasing

- 293 -
Figure (3.53) plots this optimal coefficient as a function of temperature. We note that the
temperature coefficient varies from +23 V/C at T = 25 C to 34 V/C at T = 125 C.

Figure (3.53). The optimized temperature coefficient of the reference output voltage generated
by the bandgap reference cell. The cell, which exploits BJTs having m = 2.4, is
designed to deliver zero temperature coefficient at 27 C.
Uncertainties plague junction injection coefficient n
f
, parameter m, and the temperature
coefficient of resistance ratio (R
1
/R
2
). Additionally, inaccuracies materialize from the facts that
the op-amp open loop gain is not infinitely large, voltage V
beo2
is not known precisely, and the
DC gain, h
FE
, of the BJTs, while doubtlessly large, is not infinitely large. Because of these
uncertainties and analytical approximations, laser trimming of at least one of the two circuit
resistances, R
1
and R
2
, is essential to ensure the accurate satisfaction of the resistance ratio con-
straint in (3-192). When properly trimmed, reference output voltages boasting excellent power
line rejection and phenomenally small temperature coefficients are achieved.
Aside from displaying the temperature domain plot of the optimal temperature coeffi-
cient, as we have done in Figure (3.53), the impressive performance of the bandgap reference
generator is best examined numerically. To wit, in (3-194), take V
go
= 1.206 volts, m = 2.4, n
f
=
1, and T
o
= 27 C = 300.16 K. Then, the optimum reference output voltage at T = 0 C is, by
(3-194), 1.242093 volts, at T = 27 C, V
ropt
= 1.242244 volts, and at T = 100 C, V
ropt
=
1.241250 volts. Thus, the change, say AV
ropt
, in reference voltage output for a temperature rise
of 100 C from 0 C is only 843.0 V or 0.0679% of the reference temperature value of the opti-
mum reference output voltage. This voltage change over a 100 C increase in operating tempera-
ture amounts to a voltage perturbation of only 679 ppm/C!
3.5.2.3. Large Bandgap Reference Output Voltage
As we noted in the preceding section, the bandgap reference in Figure (3.52) is capable
of a static response that is limited to the neighborhood of the bandgap potential of the
semiconductor technology exploited for transistors Q1 and Q2. For silicon devices, for example,
we witnessed a reference output voltage of the order of only 1.24 volts. Larger reference out-
puts, which are often required in analog applications, require a topological modification to the
-35
-30
-25
-20
-15
-10
-5
0
5
10
15
20
25
-25 0 25 50 75 100 125
T
e
m
p
.

C
o
e
f
f
i
c
i
e
n
t
,

S
r
o
p
t
(
T
)
(
m
i
c
r
o
v
o
l
t
/
d
e
g

C
)
Temperature (deg C)
Chapter 3 BJ T Models &Biasing

- 294 -
reference cell along the lines of the network that appears in Figure (3.54). We observe that the
modification entails appending resistances R
3
, R
4
, and R
5
to the basic cell of Figure (3.52). The
indicated interconnection of resistances R
4
and R
5
enables an increase in the original reference
output voltage, V
ref
, to a voltage, V
A
, that is larger than V
ref
by a factor of (1 + R
4
/R
5
). On the
other hand, we shall demonstrate that resistance R
3
cancels the effects of base currents conducted
by transistors Q1 and Q2. If transistors Q1 and Q2 conduct the small base currents that material-
ize from given collector currents and large h
FE
, which is assured in SiGe technology, resistance
R
3
can be supplanted by a short circuit.
In order to demonstrate the operation of the modified cell and how the effects of
transistor base currents can be cancelled through proper selection of resistance R
3
, the circuit in
Figure (3.54) is analyzed under the depicted condition of equal collector currents (I) flowing in
transistors Q1 and Q2. Clearly, we continue to assume that the op-amp has very large input
impedances at both of its input ports and essentially infinitely large open loop gain. To this end,
the loop comprised of the base-emitter junctions of Q1 and Q2 and resistances R
2
and R
3
yields

Figure (3.54). The bandgap reference supply of Figure (3.52), modified to enable a
larger than bandgap potential reference output voltage, V
A
. Resis-
tance R
3
is inserted to mitigate for the effects of base currents (I
b
)
flowing into transistors Q1 and Q2.
( )
be2 be1 2 2 3 b
V V R I R R I . = + + + (3-196)
In addition, the reference voltage, V
ref
, is given by
( )
ref be2 1 b
V V 2R I I . = + + (3-197)
If the solution for current I in (3-196) is substituted into (3-197), we learn that
( )
1 1
ref be2 be2 be1 3 b
2 2
2R 2R
V V V V R I .
R R
= + (3-198)
It is vital to recognize that by virtue of (3-188), the sum of the first two terms on the right hand
+

Q2
R
Q1
R
R
1
R
3
R
2
R
4
R
5
I I
Op-Amp
+V
cc
+ +

V
be1
V
be2
V
ref
V
A
+

[
O
p
e
n

L
o
o
p
G
a
i
n

=
A
]
o

I + I
b
V /R
ref 5
I + I
b
2(I + I )
b
V
i
V /R +2I
ref 5 b 2I
b
Chapter 3 BJ T Models &Biasing

- 295 -
side of (3-198) is literally the approximate value of the reference voltage response of our original
bandgap cell. Indeed, we arrived at (3-188) by tacitly neglecting all bipolar transistor base cur-
rents. To this end, we are reassured that (3-198) is correct in that if we neglect base current I
b
in
that expression, (3-198) collapses precisely to (3-188).
The enhanced reference voltage, V
A
, derives from
4
A 4 b ref
5
R
V 2R I 1 V .
R
| |
= + +
|
\ .
(3-199)
Substituting for V
ref
from (3-198), we find that
( )
4 4 1 1
A be2 be2 be1 4 3 b
5 2 5 2
R R 2R R
V 1 V V V 2 R 1 R I .
R R R R
( | | | | ( | |
= + + + +
( | | | (
\ . \ . \ .
(3-200)
The first product of terms on the right hand side of this relationship is the enhanced reference
voltage that materializes if the transistor base currents, I
b
, are zero, which is approximated if the
static short circuit current gains of the two bipolar devices are large. It follows that the last term
in the subject equation is a voltage error precipitated by nonzero base currents. Fortuitously, this
error, which is proportional to I
b
, vanishes if we select resistance R
3
carefully. An inspection of
(3-200) reveals that the error contributed to V
A
by the transistor base currents is forced to zero if
( )
2
3 4 5
1
R
R R R .
R
| |
=
|
\ .
(3-201)
Resultantly, (3-200) reduces to
( )
4 4 1
A be2 be2 be1 ref
5 2 5
R R 2R
V 1 V V V 1 V ,
R R R
| | | | (
= + + ~ +
| | (
\ . \ .
(3-202)
which is to say the embellished reference output voltage, V
A
, approximates (because of the origi-
nal tacit neglect of base currents) the original reference output, V
ref
, multiplied by the resistive
ratio factor, (1 + R
4
/R
5
).
Two design-oriented issues surface as an engineering consequence to (3-202). First, if
output voltage V
A
is to preserve the laudable thermal properties ascribed to voltage V
ref
, resis-
tances R
4
and R
5
must possess identical temperature coefficients. This design requirement impli-
citly requires that the values of R
4
and R
5
must not be excessively divergent. In other words, the
modified bandgap reference cell works very well if V
A
is of the order of two to four times V
ref
,
but not as well if V
A
/V
ref
equals ten to twenty. Moreover, the two subject resistances must be laid
on chip out closely to ensure that both resistances experience the same operating temperature.
The second, and somewhat more subtle issue is that resistance R
5
(and hence R
4
, as well), cannot
be too small. Two reasons underpin this directive. First, a small value of R
5
yields a relatively
large current, V
ref
/R
5
, which must be supplied by the output port of the op-amp in Figure (3.54).
As it turns out, large output port currents make the task of achieving excellent power supply
rejection in the op-amp progressively more difficult. The second reason is that large V
ref
/R
5
,
which is conducted by both resistances R
4
and R
5
, manifest potentially excessive power dissipa-
tion in these resistances. Because of this large dissipation, the thermal characteristics of the
resistances may differ markedly from those of the other passive and active circuit components,
thereby rendering the thermal compensation measures discussed in the preceding section proble-
matic.

Chapter 3 BJ T Models &Biasing

- 296 -
3.6.0. REFERENCES
[1]. J. J. Ebers and J. L. Moll, Large-Signal Behavior of Junction Transistors, Proceedings of the
IRE, vol. 42, pp. 1761-1772, Dec. 1954.
[2]. B. S. Meyerson, High Speed Silicon Germanium Electronics, Scientific American, vol. 270,
pp. 42-47, March 1994.
[3]. P. Ashburn, SiGe Heterojunction Bipolar Transistors. John Wiley & Sons, 2003, chap. 10.
[4]. H. K. Gummel and H. C. Poon, An Integral Charge-Control Model of Bipolar Transistors,
Bell System Technical Journal, vol. 49, pp. 115-120, May-June 1970.
[5]. C. T. Kirk, A Theory of Transistor Cutoff Frequency (f
T
) at High Current Densities, IEEE
Transactions on Electron Devices, vol. ED-9, pp. 164-174, Mar. 1962.
[6]. S. Dimitrijev, Understanding Semiconductor Devices. New York: Oxford University Press,
2000, pp. 334-341.
[7]. J. M. Early, Effects of Space-Charge Layer Widening in Junction Transistors, Proceedings of
the IRE, vol. 46, pp. 1141-1152, Nov. 1958.
[8]. H. N. Ghosh, A Distributed Model of the Junction Transistor and its Application in the Predic-
tion of the Emitter-Base Diode Characteristic, Base Impedance, and Pulse Response of the De-
vice, IEEE Transactions on Electron Devices, vol. ED-12, pp. 513-531, Oct. 1965.
[9]. J. R. Hauser, The Effects of Distributed Base Potential on Emitter Current Injection Density
and Effective Base Resistance for Stripe Transistor Geometries, IEEE Transactions on Elec-
tron Devices, vol. ED-11, pp. 238-242, May 1965.
[10]. G. R. Wilson, A Monolithic Junction FET-NPN Operational Amplifier, IEEE Journal of
Solid-State Circuits, vol. SC-3, pp. 341-348, Dec. 1968.
[11]. P. Brokaw, A Simple Three-Terminal IC Bandgap Reference, IEEE Journal of Solid-State
Circuits, vol. SC-9, pp. 388-393, Dec. 1974.
[12]. P. E. Allen and D. R. Holberg, CMOS Analog Circuit Design (2
nd
Edition). New York: Oxford
University Press, 2002, pp. 153-158.
[13]. Y. Tsividis, Accurate Analysis of Temperature Effects in I
c
-V
be
Characteristics with Applica-
tion to Bandgap Reference Sources, IEEE Journal of Solid-State Circuits, vol. SC-14, pp. 655-
657, June 1979.

EXERCI SES
PROBLEM #3.1
Each of three bipolar junction transistor interconnections depicted in Figure (P3.1) can function as
an effective PN junction diode. For each of these connections, use the Ebers-Moll equations to de-
rive an expression for the volt-ampere characteristic, I
d
-versus- V
d
. Stipulate the effective saturation
current, say I
o
, associated with each diode emulation.

Figure (P3.1)

V
d
V
d


+
+
I
d
I
d
V
d

+
I
d
(a). (b). (c).
Chapter 3 BJ T Models &Biasing

- 297 -
PROBLEM #3.2
In the composite transistor structure of Figure (P3.2), both transistors are identical, and the indicated
supply voltage, V
cc
, is large enough to reverse bias the base-collector junctions of both devices.
Moreover, the battery voltage, V
bb
, is sufficiently large to forward bias the emitter-base junctions of
both transistors. Use the Ebers-Moll model to derive expressions for the current ratios, I
2
/I
1
, I
3
/I
1
,
and I
4
/I
1
.

Figure (P3.2)
PROBLEM #3.3
Consider a bipolar junction transistor that is operated in a manner as to ensure a strongly reverse bi-
ased base-collector junction. Using the Ebers-Moll model, show that the emitter-base junction vol-
tage, V
e
, commensurate with zero emitter current, is negative and given by
( )
e f T f
V n V 1 . ln = +
PROBLEM #3.4
A bipolar junction transistor is operated with forward bias applied to its emitter-base junc-
tion. Use the Ebers-Moll model to show that the resultant collector current -to- base current
transfer ratio, I
c
/I
b
, is smaller than the gain parameter, |
f
, whenever the base-collector junc-
tion of the subject transistor is forward biased.
PROBLEM #3.5
Repeat Example #3.3 for the diode interconnections of Figures (3.6b) and (3.6c).
PROBLEM #3.6
Use the Ebers-Moll model of a bipolar junction transistor to show that the ratio, I
be
/I
bc
, of forward to
reverse base current components can be cast in terms of the BJT emitter and collector currents, I
e

and I
c
, respectively, in accordance with
( )
( )
f r
be e r c
bc f e c r f
1 1
I I I
.
I I I 1 1
(
+ | |

(
= |
|
+ (
\ .


(a). Explain the engineering significance of a zero value to this ratio when I
e
= o
r
Ic.
(b). Explain the engineering significance of an infinite value to this ratio when I
c
= o
f
I
e
.
PROBLEM #3.7
Repeat Example #3.4 for the case in which the collector-emitter biasing voltage is only one
volt.
PROBLEM #3.8
Repeat Example #3.4 for the stipulated biasing point, but for a transistor having three-times the
emitter-base junction area.
+
-
V
bb

+V
cc
I
3
I
2
I
4
I
1
Chapter 3 BJ T Models &Biasing

- 298 -
(a). Plot the unity gain frequency, f
T
, as a function of the quiescent collector current, I
cQ
.
(b). Determine an approximate collector current commensurate with maximum achievable f
T
.
(c). What is the maximum f
T
corresponding to the collector current found in Part (b)?
PROBLEM #3.9
An occasionally invoked metric for high frequency transistor performance is the transverse cutoff
frequency, say f
b
. This metric is the 3-dB frequency of the small signal, short circuit forward
transadmittance, y
fe
(j), evidenced in a grounded emitter topology. The short circuit refers to a
collector-emitter port that supports zero signal. Use the model in Figure (3.14) to derive analytical
expressions for both y
fe
(j) and f
b
. For simplicity, take r
c
= r
e
= 0 in the BJT model.
PROBLEM #3.10
The BJT in the grounded base amplifier of Figure (P3.10) operates in its forward active regime be-
cause of the constant voltage supply, V
cc
, and the static current sink, I
Q
. The input signal, whose
Thvenin resistance is R
s
, is applied as the current, I
s
. The response to this input current is extracted
as the signal component, I
os
, of the net current, I
o
, which flows through the collector load resistance,
R
l
. Use the model of Figure (3.14), with resistances r
c
and r
e
ignored, to respond to the following
directives.

Figure (P3.10)
(a). Evaluate the current transfer function, A
i
= I
os
/I
s
, at low signal frequencies. Give an upper
limit to this current gain.
(b). For a sinusoidal input signal, I
s
, infinitely large R
s
and a short circuit load resistance, R
l
, eva-
luate the current transfer function, A
i
= I
os
/I
s
, as a function of frequency .
(c). Derive an expression for the 3-dB bandwidth of the current gain determined in Part (b). Suita-
ble approximations can be invoked as long as these approximations are clearly rationalized.
(d). Compare the gain-bandwidth product of the grounded base amplifier with the short circuit, un-
ity gain frequency, f
T
, of the grounded emitter configuration.
PROBLEM #3.11
The BJT in the grounded collector amplifier of Figure (P3.11) operates in its forward active regime
because of the constant voltage supplies, V
cc
and V
bb
. The input signal, whose Thvenin resistance is
R
s
, is applied as voltage V
s
,. The response to this input signal voltage is extracted as the signal
component, V
os
, of the net voltage, V
o
, which is established across the indicated load resistance, R
l
.
Use the model of Figure (3.14), with resistances r
c
and r
e
ignored, to respond to the following direc-
tives.
(a). Explain why the configuration in Figure (P3.11) is commonly referenced as a grounded
collector amplifier, despite the fact that the collector is not actually grounded and instead is
incident with the positive terminal of a constant voltage source.
R
s
R
l
I
s
I
Q
I
o
+V
cc
Chapter 3 BJ T Models &Biasing

- 299 -

Figure (P3.11)
(b). Evaluate the voltage transfer function, A
v
= V
os
/V
s
, at low signal frequencies. Give an upper
limit to this voltage gain.
(c). For a sinusoidal input signal, V
s
, zero R
s
, and an infinitely large load resistance, R
l
, evaluate
the voltage transfer function, A
v
= V
os
/V
s
, as a function of frequency .
(d). Derive an expression for the 3-dB bandwidth of the voltage gain determined in Part (c). Suita-
ble approximations can be invoked as long as these approximations are clearly rationalized.
(e). Compare the gain-bandwidth product of the grounded collector amplifier with the short cir-
cuit, unity gain frequency, f
T
, of the grounded emitter configuration.
PROBLEM #3.12
Develop a design-oriented expression for the quiescent collector current, I
cQ
, in the PNP transistor
cell of Figure (P3.12). Assess the shortfalls of the biasing configuration.

Figure (P3.12)
PROBLEM #3.13
The silicon transistor in the biasing configuration of Figure (P3.13) operates in its linear regime
where it has a static beta of h
FE
, an emitter-base junction temperature coefficient of S
be
, and a no-
minal base-emitter turn on voltage of V
be
.
(a). Derive a general expression for the quiescent collector current, I
cQ
.
(b). Stipulate the inequality that the circuit must satisfy if current I
cQ
is to be rendered relatively
insensitive to gain parameter h
FE
.
R
l
R
s
V
s
V
o
+V
cc
+
-
V
bb

+

R
2
R
l
R
1
I
cQ
+V
ee
+

V
ecQ
V
ebQ
+

Chapter 3 BJ T Models &Biasing



- 300 -

Figure (P3.13)
(c). For the condition deduced in Part (b), what is the temperature sensitivity, AI
cQ
/AT
j
, of the cir-
cuit?
(d). What small signal resistance, say R
x
, is presented to load resistance R
l
at the collector node of
the subject biasing network? Use reasonable approximations to simplify the expression for
this resistance. Comment on the ability of the circuit to sustain nominally constant Q-point
collector current in the face of signal changes presented at the collector node.
PROBLEM #3.14
Using a 6 volt power supply, design the circuit in Figure (P3.13) for I
cQ
= 1 mA and V
ceQ
= 1 volt at
room temperature. The collector current is to be held constant to within 2% over a temperature
range extending to 75 C. Assume that the transistor is identical to that exploited in Example #3.6
and parameterized in Table (3.1). Use HSPICE or similar circuit simulation software to determine
the quiescent collector current at 27 C, 50 C, and 75 C.
PROBLEM #3.15
The silicon transistor in the circuit of Figure (P3.15) operates in its linear regime where it has a
static beta of h
FE
, an emitter-base junction temperature coefficient of S
eb
, and a nominal base-emit-
ter turn on voltage of V
eb
. The inductors in this circuit are ideal; that is, they have infinitely large
quality factors or equivalently, zero series resistances.

Figure (P3.15)
(a). Derive a general expression for the quiescent collector current, I
cQ
.
(b). Stipulate the inequality that the circuit must satisfy if current I
cQ
is to be rendered nominally
R
1
R
ee
R
l
R
2
I
cQ
+V
cc
R
x
I
cQ
-
+
V
ee

R
ee
R
2
R
1
Chapter 3 BJ T Models &Biasing

- 301 -
insensitive to current transfer parameter h
FE
.
(c). Under the condition deduced in Part (b), what is the temperature sensitivity, AI
cQ
/AT
j
, of the
circuit?
PROBLEM #3.16
The two identical silicon transistors in the low noise biasing circuit of Figure (P3.16) operate in their
linear regimes where they display a static beta of h
FE
, an emitter-base junction temperature coeffi-
cient of S
be
, and a nominal base-emitter turn on voltage of V
be
. The inductor in this circuit is ideal;
that is, it has infinitely large quality factors or equivalently, zero series resistance.

Figure (P3.16)
(a). Derive general expressions for the quiescent collector currents, I
cQ1
and I
cQ2
, conducted by
transistors Q1 and Q2, respectively.
(b). Stipulate the inequalities that the circuit must satisfy if the two quiescent collector currents are
to be nominally insensitive to gain parameter h
FE
.
(c). Under the condition deduced in Part (b), what are the temperature sensitivity coefficients, o
i1

and o
i2
, of the two quiescent collector currents?
(d). The circuit exploits feedback, which is implemented by resistance R
3
and the inductive coil.
Explain qualitatively the operation of this feedback loop.
PROBLEM #3.17

Figure (P3.17)
The power supply voltage, V
cc
, in the biasing network of Figure (P3.17) is 9 volts, and the two
transistors are identical to the devices addressed by Example #3.6 and Table (3.1). Design the cir-
cuit so that each bipolar junction transistor conducts a quiescent collector current of 2 mA 5% at a
collector-emitter voltage of 1.5 volts over a temperature range extending from 27 C to 75 C. Use
R
1
R
2
R
5
R
4
R
3
Q1
Q2
+V
cc
Q1 Q2
R
l
R
R
k
R R
l
+V
cc
Chapter 3 BJ T Models &Biasing

- 302 -
HSPICE or equivalent computer-aided analysis software to confirm the propriety of the finalized de-
sign at 27 C, 50 C, and 75 C.
PROBLEM #3.18
Table (3.2) itemizes the HSPICE parameters for a representative, high-speed PNP bipolar junction
transistor. Use this device to address the following directives. Unless specified otherwise, assume a
junction operating temperature of 27 C.
(a). Set up a computer-aided simulation that sweeps, for an emitter-collector voltage, V
ec
, of 1.5
volts, the static collector current as a function of the applied emitter-base voltage, V
eb
, for 0
V
eb
800 mV. Plot these curves.
(b). Set up a computer-aided simulation that sweeps, for an emitter-collector voltage, V
ec
, of 1.5
volts, the static base current as a function of the applied emitter-base voltage, V
eb
, for 0 V
eb

800 mV. Plot these curves.
(c). Use the plots garnered from the execution of the preceding two parts of this problem to gener-
ate a plot of the DC beta, h
FE
, as a function of collector current for V
ec
= 1.5 volts.
(d). Use the foregoing simulated results to deduce the value of emitter-base junction voltage, V
eb
,
commensurate with a collector current of 2 mA. What is the DC beta of the transistor at this
collector current?
(e). Repeat Part (a) for a junction temperature of 75 C. Recall that the temperature induced
change, AV
eb
, in static emitter-base terminal voltage can be represented as AV
eb
S
eb
AT
j
,
where AV
eb
is the voltage change required to preserve constant collector current over the
temperature excursion, AT
j
. This temperature excursion can be taken as the temperature
difference between 27C and 75 C. Deduce the value of coefficient S
eb
, using the simulations
already executed.
PROBLEM #3.19
The power supply voltage, V
cc
, in the biasing network of Figure (P3.19) is 3 volts, and the two
transistors are identical to the device parameterized in Table (3.2). Use the simulation results gar-
nered in the preceding problem to design the circuit so that transistor Q1 conducts a quiescent
collector current of 2 mA 5% at an emitter-collector voltage of 1.5 volts over a temperature range
extending from 27 C to 75 C. Use HSPICE or appropriate other computer-aided analysis software
to confirm the propriety of the finalized design at 27 C, 50 C, and 75 C.

Figure (P3.19)
PROLEM #3.20
Redesign the circuit addressed in Example #3.8 under the constraint that the current conducted by
resistance R
4
is to be nominally one-fourth of the collector current conducted by transistor Q2. Sub-
mit a finalized schematic diagram, and simulate the design at 27 C, 50 C, 75 C, and 100 C.
PROBLEM #3.21
Redesign the circuit addressed in Example #3.8 under the constraint that the collector load resistance
imposed on transistor Q1 is at least 5-times larger than the emitter degeneration resistance, R
ee
. In
this approach, it is likely impossible to achieve equal collector-emitter voltages between transistors
Q2
Q1
R
l
R
V
cc
I
cQ
Chapter 3 BJ T Models &Biasing

- 303 -
Q1 and Q2. Submit a finalized schematic diagram, and simulate the design at 27 C, 50 C, 75 C,
and 100 C. The SPICE parameters for the BJTs are itemized in Table (3.1)
PROBLEM #3.22
Derive a general expression for the static collector current, I
c
, conducted by transistor Q2 in the net-
work of Figure (3.33). Deduce the resultant temperature coefficient of this collector current.
PROBLEM #3.23
Using (3-116), use engineering rationale to develop an expression for the resistance, R
x
, indicated as
the resistance presented at the collector terminal of transistor Q1. Compared to the biasing
configuration shown in Figure (3.29), what is the relative effectiveness of this circuit in the sense of
coping with signal fluctuations at the collector port?
PROBLEM #3.24
All four transistors in the cascode current mirror of Figure (P3.24) are identical, save for the fact that
transistors Q3 and Q4 each have emitter-base junction injection areas that are k-times larger than
those of transistors Q1 or Q2. All transistors operate in their forward active regimes where they
support identical base-emitter terminal potentials and identical values of the DC beta, h
FE
. Do not
tacitly ignore transistor base currents.

Figure (P3.24)
(a). What is the static collector-base operating voltage of transistor Q4?
(b). What is the minimum allowable collector to ground potential, V, of transistor Q3?
(c). Derive the equation that relates current I
Q
to the current, I
r
, conducted by resistance R.
(d). Derive the equation that relates current I
Q
to the supply voltage, V
cc
, the circuit resistance, R,
and the base-emitter terminal potential, V
be
, of all transistors.
(e). What condition must be satisfied to render current I
Q
nominally independent of h
FE
?
(f). Derive an expression for the temperature sensitivity, AI
Q
/AT
j
, of current I
Q
. Assume AV
be
=
S
be
AT
j
, where S
be
is an empirical constant and T
j
represents the junction operating tempera-
ture of all devices.
(g). Derive an expression for the indicated small signal resistance, R
x
, established at the collector
of transistor Q3. As usual, assume low frequency conditions and ignore the internal series
resistances implicit to the collectors and emitters of all devices. Make sure to account for the
model parameter implications of the fact that while the current densities of transistors are
likely to be identical, the actual collector currents flowing in all devices are not necessarily the
same.
PROBLEM #3.25
In the two stage Wilson current sink of Figure (P3.25), the four transistors are identical except for
Q1
Q2
R
I
r
I
Q
V
+V
cc
x k
x k
R
x
Q3
Q4
x 1
x 1
Chapter 3 BJ T Models &Biasing

- 304 -
the fact that transistors Q1 and Q2 have twice the emitter-base junction injection area of transistors
Q3 and Q4.

Figure (P3.25)
(a). What are the minimum allowable collector to ground potentials, V
3
and V
4
, which are applied
to the collectors of transistors Q3 and Q4, respectively?
(b). Derive the equations that relate currents I
3
and I
4
to the reference current, I
r
, which flows
through resistance R.
(c). Derive the equations that relate currents I
3
and I
4
to the supply voltage, V
cc
, the circuit resis-
tance, R, and the base-emitter terminal potential, V
be
, of all transistors.
(d). What condition renders currents I
3
and I
4
almost independent of h
FE
?
(e). Derive an expression for the temperature sensitivities, AI
3
/AT
j
and AI
4
/AT
j
, of currents I
3
and
I
4
. Assume AV
be
= S
be
AT
j
, where S
be
is an empirical constant and T
j
represents junction
operating temperature of all devices.
(f). Derive expressions for the indicated small signal resistances, R
x3
and R
x4
, established at the
collectors of transistors Q3 and Q4. As usual, assume low frequency conditions and ignore
the internal series resistances in the collector and emitter leads of all devices. Make sure to
account for the model parameter implications of the fact that while the current densities of all
transistors are likely to be nearly identical, the actual collector currents flowing in all devices
are not necessarily the same.
PROBLEM #3.26
In the Wilson current mirror of Figure (P3.26), the transistors are identical except for the indicated
differences in emitter-base junction injection ratios.
(a). Derive an expression for the low frequency, small signal resistance, R
y
, presented to the junc-
tion formed of resistance R, the base terminal of transistor Q1, and the collector terminal of
Q2. Ignore internal series resistances in the collectors and emitters of all transistors and
additionally, ignore all forward Early resistances. Provide an engineering justification for the
somewhat cavalier neglect of the Early resistance in each transistor.
(b). Reduce the expression gleaned in (a) for the case of very large
ac
. Discuss the size of the
resultant resistance in terms of the injection area ratio, k.
Q2
Q1
+V
cc
Q3
x 1
x 2
x 2
I
3
I
r
V
3
R
x3
R
Q4
x 1
I
4
V
4
R
x4
Chapter 3 BJ T Models &Biasing

- 305 -

Figure (P3.26)
PROBLEM #3.27
Using the low frequency, small signal model of a bipolar junction transistor, develop an analytical
expression for the small signal resistance, R
x
, in the supply-independent biasing configuration of
Figure (3.45). Ignore the internal collector and emitter resistances of all transistors. Furthermore,
assume that the two startup transistors, Q6 and Q7, are large geometry devices so that the substrate
capacitance of transistor Q6 emulates a short circuit for the signal frequencies of interest.
PROBLEM #3.28
An advantage of the startup cell in the supply-independent biasing scheme of Figure (3.45) is that it
consumes no steady state power. A disadvantage is that it utilizes a capacitor whose value is
generally sufficiently large to cast aspersions on its practical on chip circuit implementation. The
circuit in Figure (P3.28) supplants the subject startup cell with a resistance, R
k
, which is chosen large
enough to ensure that it minimally affects the overall standby power dissipation of the network.
Prove that a small current flowing through resistance R
k
thwarts an initial null lockup state. What
engineering logic underpins deploying resistance R
k
?

Figure (P3.28)

Q3
Q2
+V
cc
Q1
x k
x k
x 1
I
1
I
r
V
1
R
x
R
y
R
Q2 Q1
I
Q
I
o
I
Q
+V
cc
x k
n
x 1
V
o
R R
l
Q4
Q3
Q5
R
ee
R
ee
R /k
ee p
x 1 x 1 x k
p
R
k
Chapter 3 BJ T Models &Biasing

- 306 -
PROBLEM #3.29
The circuit in Figure (P3.29) provides an output current, I
o
, which is dependent on the supply
voltage, V
cc
. Indeed, current I
o
is a natural logarithmic function of V
cc
. It therefore shows a voltage
sensitivity that is smaller than the current sensitivities of biasing networks whose currents of interest
are linearly related to the supply line voltage. All three transistors in the circuit are identical and are
characterized by the parameters in Table (3.1).

Figure (P3.29)
(a). Assuming large static beta, h
FE
, in transistor Q1, show that the output current, I
o
, is given by
cc be T
o
2 1 s
V 2V V
I ,
R R I
ln
| |
=
|
\ .

where V
T
is the familiar Boltzmann voltage, and I
s
is the saturation current of the NPN transis-
tors. It is to be understood that while V
be
is the base-emitter terminal voltage of each of the
transistors, it can be supplanted by the junction threshold voltage for most design purposes.
(b). Is current I
o
PTAT? Explain briefly.
(c). Using a nominal 5-volt supply, design the circuit so that I
o
= 5 mA at room temperature. Se-
lect resistance R
l
so that the collector-emitter potential supported by transistor Q1 is 2V
be
, even
if the supply voltage degrades to 2.5 volts.
(d). Use SPICE to simulate the room temperature, static describing function, I
o
versus V
cc
, for the
design effected in the preceding part of this problem. The simulation should span a V
cc
range
of 0 V
cc
10 volts. Does the simulated current sensitivity to supply voltage corroborate with
theoretical expectations.
(e). Repeat Part (d) for junction operating temperatures of 50 C and 75 C. Does the simulated
current dependence on temperature track with analytical expectations? Explain briefly.
PROBLEM #3.30
Figure (P3.30) proposes a supply-independent biasing scheme that can function as either a current
source (via the current, I
o1
, conducted by PNP transistor Q6) or a current sink (via the current, I
o2
,
flowing in the collector of NPN transistor Q3) or both, simultaneously. Current I
o1
derives from cur-
rent I
Q
because of the current mirror formed of transistors Q5 and Q4, while current I
o2
is likewise
directly dependent on I
Q
because of the effective mirror established by transistors Q1 and Q3. To
the extent that the Early voltages of all active devices are large, currents I
o1
and I
o2
show a first order
independence of the supply voltage, V
cc
. All NPN transistors are identical, save for the indicated
junction area factors, and have the parameters itemized in Table (3.1). Similarly, all PNP devices
are identical, except for the delineated area factors, and have the parameters listed in Table (3.2).
Q1
Q2
Q3
I
o
+V
cc
x 1
x 1
x 1
V
o
R
2
R
l
R
1
Chapter 3 BJ T Models &Biasing

- 307 -

Figure (P3.30)
(a). Assuming all transistor base currents can be ignored and all transistor Early voltages and knee
currents are large, derive expressions for the output currents, I
o1
and I
o2
.
(b). What is the minimum value, say V
min
, of supply voltage V
cc
that is commensurate with linear
active operation of transistors Q1, Q2, Q4, and Q5?
(c). Are null current states at startup an issue? If they are, mitigate the problem with a suitably
connected resistance. Show the modified circuit schematic diagram.
(d). Using a 6-volt supply, design the circuit so that I
Q
= 1 mA, I
o1
= 2 mA, and I
o2
= 3 mA at room
temperature. Select voltage V
o1
as the maximum voltage permissible with linear active mode
operation of transistor Q6 when V
cc
= V
min
. Additionally, select voltage V
o
as the minimum
voltage that ensures linear active regime operation of transistor Q3 when V
cc
= V
min
.
(e). Use SPICE to simulate the room temperature, static describing functions, I
o1
versus V
cc
and I
o2

versus V
cc
, for the design executed in the preceding part of this problem, over a V
cc
range
spanning 0 V
cc
10 volts. What perturbations in currents I
o1
and I
o2
are observed when V
cc

degrades by 50%?
(f). Repeat Part (d) for junction operating temperatures of 50 C and 75 C. Do the simulated cur-
rent dependencies on temperature track with analytical expectations? Explain briefly.
(g). Assuming a startup resistance is required, select its value such that the increased power
dissipation of the entire circuit is less than 2% of the dissipation observed for the circuit with
no startup provision. Simulate the transient responses of currents I
o1
and I
o2
when V
cc
is a 6-
volt pulse waveform characterized by 500 nSEC rise and fall times. What is the simulated set-
tling time of the entire circuit? To the latter end, define the settling time as that time subse-
quent to step input excitation at which currents I
o1
and I
o2
are maintained at 90% of their
respective steady state values.
PROBLEM #3.31
In this problem, we should like to investigate, albeit semi-quantitatively, the input to output (I/O)
nonlinearity that pervades the emitter-base junction voltage (V
e
) to collector current (I
c
) response.
To this end, recall that for V
e
> V
eon
, where V
eon
represents the emitter-base junction threshold vol-
tage, and V
c
0, the collector current is given approximately by the Ebers-Moll relationship,
( )
e f T
V n V
c f b s
I I I 1 . e ~ ~
Let V
e
= V
eQ
+ V
m
cos(t), where V
eQ
is the quiescent emitter-base junction forward bias that corres-
ponds to a quiescent current of I
cQ
. Plot the approximate current ratio, I
c
/I
cQ
, as a function of the
Q2
Q1
I
Q
I
Q
+V
cc
x 1
x 1
V
o1
V
o2
R
Q4
Q5
Q6
x 1 x 1 x k
p
I
o1
I
o2
Q3
x k
n
Chapter 3 BJ T Models &Biasing

- 308 -
normalized time, (t), for normalized signal amplitudes, X
m
= V
m
/n
f
V
T
, of X
m
= 0.005, 0.05, 0.5, 5,
and 50. Your plots should embrace at least four periods of the applied sinusoid. Comment on the
nonlinearities postured by your plots.
PROBLEM #3.32
The current mirror offered in Figure (P3.32) is driven by the off chip current source, I
i
. The three
transistors are identical except that the emitter-base junction areas of transistors Q1 and Q2 are each
k-times larger than the emitter-base junction area of transistor Q3. Voltages V
cc
and V
pp
are suffi-
ciently large to ensure that all three active devices operate in their saturation domains.
(a). Derive an analytical relationship that links output current I
o
to static input current I
i
.

Figure (P3.32)
(b). What purpose is served by resistance R in the mirror.
(c). Does accurately predictable and reproducible current mirroring between I
o
and I
i
require that
the quiescent collector-emitter voltages of all three transistors be nominally the same? What
is the effect of Early voltage on this mirroring?
(d). If voltage V
pp
changes by the small (positive or negative) amount, AV
pp
, estimate the resul-
tantly small change, AI
o
, in static current I
o
. Note that this estimate requires that you deter-
mine an expression for the indicated output resistance, R
out
. In the course of determining R
out
,
series collector and emitter resistances can be ignored. If you make other approximations, be
sure to justify them.
PROBLEM #3.33
In the cascode current mirror of Figure (P3.33), all transistors are identical (inclusive of emitter-base
junction areas), all transistors are biased identically, and all devices operate in their linear regimes.

Figure (P3.33)
Q2
Q3
R
ee
R
Q1
R
ee
I
i
+V
cc
V
pp
I
o
R
out
Q3
Q4
I
i
+V
cc
V
pp
I
o
R
out
Q2
Q1
Chapter 3 BJ T Models &Biasing

- 309 -
(a). Deduce relationship that links output current I
o
to the constant static input current I
i
.
(b). Determine an expression for the indicated small signal output resistance, R
out
. The internal se-
ries collector and emitter resistances can be tacitly ignored, as can the Early resistances of
transistors Q1 and Q2. However, do not ignore the Early resistances of transistors Q3 and Q4.
(c). Why is it sensible to ignore the Early resistances of transistors Q1 and Q2, but unreasonable to
ignore the Early resistances in the other two transistors? Submit concise, but clear, engineer-
ing rationale for your answers.
(d). If voltage V
pp
changes by the small (positive or negative) amount, AV
pp
, estimate the resul-
tantly small change, AI
o
, in static current I
o
.
PROBLEM #3.34
In the current source shown in Figure (P3.34), the two PNP transistors are similar, as are the two
NPN devices. However and in general, the i
th
transistor has an emitter-base junction injection area
of A
i
. All devices operate in their saturation domains, and care is taken to ensure that the two NPN
collector-emitter voltages are the about the same; ditto for the two static emitter-collector voltages of
the two PNP transistors.

Figure (P3.34)
(a). Determine an expression for the static current transfer ratio, I
out
/I
i
.
(b). How critical are the NPN and PNP DC betas, h
FEn
and h
FEp
, respectively, to a reasonably accu-
rate determination of this current ratio?
PROBLEM #3.35
In the controlled current source of Figure (P3.35), the two transistors operate in their linear active,
forward regimes, have negligible base conductivity modulation, and offer very large DC beta. Cur-
rent I
i
is a constant current sink.

Figure (P3.35)
Q4
Q3
+V
cc
I
out
I
I
Q2 Q1
R
1
R
2
Q1
+V
cc
I
o
I
i
Q2
R
1
R
2
V
cntr
Chapter 3 BJ T Models &Biasing

- 310 -
(a). Derive an expression for the indicated output current, I
o
, in terms of the supply line voltage,
V
cc
, the applied control voltage V
cntr
, and pertinent circuit resistances.
(b). If voltages V
cc
and V
cntr
are reasonably insensitive to circuit operating temperatures, and if the
temperature coefficients of both circuit resistances are very small, comment on the tempera-
ture sensitivity of current I
o
. In particular, is current I
o
independent of operating temperature,
a strong function of temperature, or a weak function of temperature? Provide clear, but con-
cise engineering rationale for your position on this matter.
PROBLEM #3.36
In the current sink reference depicted in Figure (P3.36), the current response is the indicated current,
I
ref
. All transistors operate in their forward active domains. Transistors Q1 and Q2 have identically
sized emitter-base junction areas, while NPN transistor Q3 has an emitter-base junction area that is
k
n
-times that of Q2. The PNP BJT, Q5, has an emitter-base junction area that is larger than that of
transistor Q4 by a factor of k
p
.

Figure (P3.36)
(a). Derive an analytical expression for the reference output current, I
ref
.
(b). What must the collector-emitter voltages of transistors Q1, Q2, and Q5 satisfy to ensure that
these devices operate in their linear regimes? What must the emitter-collector voltages of
transistors Q4 and Q5 satisfy so that these transistors similarly operate in their forward active
regimes. Attempt, as best as possible, to express your engineering disclosures in terms of cur-
rent I
ref
power line voltage, V
cc
, and area ratios, k
n
and k
p
.
PROBLEM #3.37
Return to the current reference topology of Figure (P3.36).
(a). Derive an expression for the small signal output resistance, R
x
. Make reasonable assumptions
to simplify this result.
(b). If voltage V
cc
changes by the small amount, AV
cc
, what is the resultant change AI
ref
, in the
reference current?
PROBLEM #3.38
The op-amp in the bandgap reference cell of Figure (P3.38) can be presumed to have infinitely large
open loop gain and infinitely large input impedances at both of its input ports. All transistors are bi-
ased to ensure that they operate in their forward active regimes. Transistors Q1 through Q5 and
transistors Q6, Q8, and Q10 have the same emitter-base junction injection areas. On the other hand,
the emitter-base junction areas of transistors Q7 and Q9 are a factor of k larger than the areas of
transistors Q6 and Q8.
Q5 Q4
Q2
Q1
x 1
x 1
x k
p
x 1
R
R
l
Q3
x k
n
+V
cc
I
ref
R
x
Chapter 3 BJ T Models &Biasing

- 311 -

Figure (P3.38)
(a). Determine a general expression for the reference output voltage, V
ref
.
(b). What design condition must be satisfied if V
ref
is to offer zero temperature coefficient at the
room temperature reference of T
o
? Take T
o
= 27 C.
(c). In view of the design condition developed in Part (b), what is the corresponding optimized
value, say V
ropt
, of output voltage V
ref
?

+
Q1 Q5
Q6
Q7
x 1 x 1
x 1
x k
Q2
x 1
Q3
Q8
x 1
x 1
x k
Q4
x 1
op-amp
I
1
I
2
Q10
x 1
R
V
ref
+V
cc
Q9

Das könnte Ihnen auch gefallen