Beruflich Dokumente
Kultur Dokumente
BASIC INTRODUCTION
THE BREADBOARD
The breadboard consists of two terminal strips and two bus strips (often broken in the
centre). Each bus strip has two rows of contacts. Each of the two rows of contacts are a node. That
is, each contact along a row on a bus strip is connected together (inside the breadboard). Bus
strips are used primarily for power supply connections, but are also used for any node requiring a
large number of connections. Each terminal strip has 60 rows and 5 columns of contacts on each
side of the centre gap. Each row of 5 contacts is a node. You will build your circuits on the
terminal strips by inserting the leads of circuit components into the contact receptacles and
making connections with
Incorrect connection of power to the ICs could result in them exploding or becoming very
hot with the possible serious injury occurring to the people working on the experiment! Ensure
that the power supply polarity and all components and connections are correct before switching
on power .
1|Page
GCET
ECE Department
2|Page
GCET
ECE Department
3|Page
GCET
ECE Department
4|Page
GCET
ECE Department
1.1
INTEGRATED CIRCUITS
An integrated circuit (IC) is a miniature, low cost electronic circuit consisting of active and
passive components fabricated together on a single crystal of silicon. The active components are
transistors and diodes and passive components are resistors and capacitors.
The chip is packaged in a plastic holder with pins spaced on a 0.1" (2.54mm) grid which will fit
the holes on strip board and breadboards. Very fine wires inside the package link the chip to the
pins.
5|Page
GCET
ECE Department
1.3 Depending upon the number of active devices per chip, there are different levels of
integration:
6|Page
GCET
ECE Department
ECE Department
Flat Pack:
8|Page
GCET
ECE Department
Table 1.1 Typical package types with typical pin counts and mounting type:
9|Page
GCET
ECE Department
ECE Department
11 | P a g e
GCET
ECE Department
The amplifier's differential inputs consist of a input and a input, and ideally the op-amp
amplifies only the difference in voltage between the two, which is called the differential input
voltage.
The output voltage of the op-amp is given by the equation,
where
is the voltage at the non-inverting terminal,
is the voltage at the inverting terminal and
AOL is the open-loop gain of the amplifier (the term "open-loop" refers to the absence of a
feedback loop from the output to the input).
The magnitude of AOL is typically very large10,000 or more for integrated circuit op-amps
and therefore even a quite small difference between and drives the amplifier output nearly to
the supply voltage. This is called saturation of the amplifier.
The magnitude of AOL is not well controlled by the manufacturing process, and so it is impractical
to use an operational amplifier as a stand-alone differential amplifier. If predictable operation is
desired, negative feedback is used, by applying a portion of the output voltage to the inverting
input.
The closed loop feedback greatly reduces the gain of the amplifier. If negative feedback is used,
the circuit's overall gain and other parameters become determined more by the feedback network
than by the op-amp itself.
If the feedback network is made of components with relatively constant, stable values, the
unpredictability and inconstancy of the op-amp's parameters do not seriously affect the circuit's
performance.
If no negative feedback is used, the op-amp functions as a switch or comparator.
Positive feedback may be used to introduce hysteresis or oscillation.
Power supply:
12 | P a g e
GCET
ECE Department
1.6
Infinite open-loop gain (when doing theoretical analysis, a limit may be taken as open loop
gain AOL goes to infinity).
Zero input current (i.e., there is assumed to be no leakage or bias current into the device).
Zero input offset voltage (i.e., when the input terminals are shorted so that
to
).
ECE Department
Infinite slew rate (i.e., the rate of change of the output voltage is unbounded) and
power bandwidth (full output voltage and current available at all frequencies).
Zero output impedance (i.e., Rout = 0, so that output voltage does not vary with output
current).
Zero noise.
Infinite Power supply rejection ratio for both power supply rails.
14 | P a g e
GCET
ECE Department
The V+ and V- power supply terminals are connected to two DC voltage sources.
The v+ pin is connected o the positive terminal of one source and v- pin is connected to the
negative terminal of the other source, where two sources are 15 V batteries each.
The power supply voltage may range from 5 to 22 V.
Terms used:
Power Supply:
In general op-amps are designed to be powered from a dual or bipolar voltage supply which is
typically in the range of +5V to +15Vdc with respect to ground, and another supply voltage of 5V to -15Vdc with respect to ground. Although in certain cases an op-amp, like the LM3900 and
called a 'Norton Op-Amp', may be powered from a single supply voltage.
Electrical Ratings:
Electrical characteristics for op-amps are usually specified for a certain (given) supply voltage and
ambient temperature. Also, other factors may play an important role such as certain load and/or
source resistance. In general, all parameters have a typical minimum/maximum value in most
cases.
Definition of 741-pin functions: (Refer to the internal 741 schematic of Fig. 3)
Pin 1 (Offset Null): Offset nulling, see Fig. 11. Since the op-amp is the differential type, input
15 | P a g e
GCET
ECE Department
offset voltage must be controlled so as to minimize offset. Offset voltage is nulled by application
of a voltage of opposite polarity to the offset. An offset null-adjustment potentiometer may be
used to compensate for offset voltage. The null-offset potentiometer also compensates for
irregularities in the operational amplifier manufacturing process which may cause an offset.
Consequently, the null potentiometer is recommended for critical applications. See 'Offset Null
Adjustment' for method.
Pin 2 (Inverted Input): All input signals at this pin will be inverted at output pin 6. Pins 2 and 3
are very important (obviously) to get the correct input signals or the op amp can not do its work.
Pin 3 (Non-Inverted Input): All input signals at this pin will be processed normally without
inversion. The rest is the same as pin 2.
Pin 4 (-V): The V- pin (also referred to as Vss) is the negative supply voltage terminal. Supplyvoltage operating range for the 741 is -4.5 volts (minimum) to -18 volts (max), and it is specified
for operation between -5 and -15 Vdc. The device will operate essentially the same over this range
of voltages without change in timing period. Sensitivity of time interval to supply voltage change
is low, typically 0.1% per volt. (Note: Do not confuse the -V with ground).
Pin 5 (Offset Null): See pin 1, and Fig. 11.
Pin 6 (Output): Output signal's polarity will be the opposite of the input's when this signal is
applied to the op-amp's inverting input. For example, a sine-wave at the inverting input will
output a square-wave in the case of an inverting comparator circuit.
Pin 7 (posV): The V+ pin (also referred to as Vcc) is the positive supply voltage terminal of the
741 Op-Amp IC. Supply-voltage operating range for the 741 is +4.5 volts (minimum) to +18 volts
(maximum), and it is specified for operation between +5 and +15 Vdc. The device will operate
essentially the same over this range of voltages without change in timing period. Actually, the
most significant operational difference is the output drive capability, which increases for both
current and voltage range as the supply voltage is increased. Sensitivity of time interval to supply
voltage change is low, typically 0.1% per volt.
Pin 8 (N/C): The 'N/C' stands for 'Not Connected'. There is no other explanation. There is
nothing connected to this pin, it is just there to make it a standard 8-pin package.
16 | P a g e
GCET
ECE Department
8 Pin
16 pin
17 | P a g e
GCET
ECE Department
Fig: 1.11 Various IC packages of A 741 op amp along with connection diagram
These ideals can be summarized by the two "golden rules":
I. The output attempts to do whatever is necessary to make the voltage difference
between the inputs zero.
II. The inputs draw no current.
The first rule only applies in the usual case where the op-amp is used in a closed-loop design
(negative feedback, where there is a signal path of some sort feeding back from the output to the
inverting input). These rules are commonly used as a good first approximation for analyzing or
designing op-amp circuits.
In practice, none of these ideals can be perfectly realized, and various shortcomings and
compromises have to be accepted. Depending on the parameters of interest, a real op-amp may be
modeled to take account of some of the non-infinite or non-zero parameters using equivalent
resistors and capacitors in the op-amp model. The designer can then include the effects of these
undesirable, but real, effects into the overall performance of the final circuit. Some parameters
may turn out to have negligible effect on the final design while others represent actual limitations
of the final performance that must be evaluated.
18 | P a g e
GCET
ECE Department
1.7 Classification:
\
19 | P a g e
GCET
ECE Department
-low o/p
impedence,large ac
o/p vg. Swing and
high ct.sourcing &
sinking capability
reqd.
-push-pull
complementary amp.
Is used.
-here o/p vg. Swing is
increased.
- vg. Swing
symmetrical w.r.t gnd.
-rises the ct. supplying
capability of opamp.
1) Input stage:
2) Intermediate stage:
20 | P a g e
GCET
ECE Department
21 | P a g e
GCET
ECE Department
4) Output stage:
22 | P a g e
GCET
ECE Department
Examples:
1.10
Features of IC-741
i.
ii.
iii.
iv.
v.
vi.
No latch up.
ECE Department
Supply Voltage (+/-Vs): The maximum voltage (positive and negative) that can be safely used to
feed the op-amp.
Dissipation (Pd): The maximum power the op-amp is able to dissipate, by specified ambient
temperature (500mW @ 80 C).
Differential Input Voltage (Vid): This is the maximum voltage that can be applied across the +
and - inputs.
Input Voltage (Vicm): The maximum input voltage that can be simultaneously applied between
both input and ground also referred to as the common-mode voltage. In general, the maximum
voltage is equal to the supply voltage.
Operating Temperature (Ta): This is the ambient temperature range for which the op-amp will
operate within the manufacturer's specifications. Note that the military grade version (uA741)has
a wider temperature range than the commercial, or hobbyist, grade version (uA741C).
Output Short-Circuit Duration: This is the amount of time that an op-amp's output can be
short-circuited to either supply voltage.
24 | P a g e
GCET
ECE Department
CYCLE I
25 | P a g e
GCET
ECE Department
EXPERIMENT- 1
ADDER, SUBTRACTOR AND COMPARATOR USING IC 741 OP-AMP.
AIM: To study the working of op- amp as adder, subtractor and comparator using IC 741.
APPARATUS:
Bread board-1 in no.
Regulated power supply (0V 30V)-1 in no.
CRO (0-20 MHz)-1 in no.
IC 741-1.
Resistors-1K-2 in no., 10K-2 in no3.3K-1 in no.
Multimeter/ voltmeter
Connecting wires.
THEORY:
ADDER:
Let V1 and V2 are two inputs applied to the inverting terminal of op-amp through R1, and
R2 resistors as shown in fig.1. A feedback resistor Rf is connected between o/p and inverting i/p.
Then the o/p will be the summation of i/p voltages.
Vo = - (Rf/R1) (V1+V2)
where Ri = R1 = R2
SUBTRACTOR:
Let V1 and V2 are two inputs applied to the inverting and non-inverting terminals of the
two op -amps through R1and R2 resistors as shown in the subtractor circuit diagram. Feedback
resistor is connected between o/p and inverting i/p. Then the o/p will be the difference of two i/p
voltages.
Vo = + (Rf/R1) (V2-V1)
where Ri = R1 = R2
Here Rf = R1 = R2.
COMPARATOR:
Comparator is a non-linear application of an op-amp in open loop configuration. A
Comparator circuit compares the input signal voltage with a reference voltage at the terminals of
an open loop op amp. An inverting comparator circuit shown in fig 3 with input voltage
applied to terminal and Vref to input terminal.
26 | P a g e
GCET
ECE Department
The output voltage will be Vsat (= Vcc) and its transfer characteristics as shown in fig.4. The
transfer characteristics for a practical comparator are shown:
When
Vi < Vref ;
Vo= -Vsat
When
Vo = +Vsat
Vi > - Vref
Vo = - Vsat
CIRCUIT DIAGRAMS:
(i) ADDER:
Rf =10k, R = 10k
ECE Department
(iii) COMPARATOR:
Rf =10k, R=1k.
PROCEDURE:
ADDER:
1. Connect the circuit as shown in the adder circuit diagram fig.1.3
2. Apply the supply voltages of +12V to pin7 and -12V to pin4 of IC 741 respectively.
3. Apply DC voltage from regulated power supply to inputs V1 and V2 .
4. Increase input voltages from 1V to 5V in steps of 1V for V1,V2
5. Note down the Vo corresponding outputs (CRO in DC mode). Or DMM.
6. Compare theoretical and practical values.
SUBTRACTOR:
1. Connect the circuit as shown in the Subtractor circuit diagram fig:1.2.
2. Apply the supply voltages of +12V to pin7 and -12V to pin4 of IC 741 respectively.
3. Apply DC voltage from regulated power supply to inputs V1 and V2.
4. Keep the 6V at V1; slowly decrease V2 from 6V to 3V with five readings
5. Note down the Vo corresponding to different inputs (CRO in DC mode) or DMM.
6. Compare theoretical and practical values.
28 | P a g e
GCET
ECE Department
COMPARATOR:
1. Connect the circuit as shown in the figure 1.3.
2. Apply the supply voltages of +12V to pin7 and -12V to pin4 of IC 741 respectively.
3. Set the reference voltage as 1V DC.
4. Apply a sine wave of 4V p-p with 1 KHz frequency from the function generator.
5. Check the output on CRO. Calculate the amplitude of output wave as shown in fig 4.
6. Plot the waveforms on graph sheets.
7. Compare the output wave amplitude to the theoretical value.
OBSERVATIONS:
ADDER: Input voltages applied to inverting terminal
S.NO
1
2
3
4
5
6
D.C Voltage at
input V1 (V)
0
1
1.5
2
2.5
D.C Voltage
at input V2
(V)
1
1
1
1
1
theoretical
Voltage Vo
(V)
-1
-2
-2.5
-3
-3.5
-4
-4
D.C Voltage at
input V1 (V)
D.C Voltage at
input V2 (V)
D.C Voltage at
output Vo (V)
theoretical
Voltage Vdc (V)
(practical)
1
2
3
4
6
6
6
6
6
5
4
3
0
1
2
3
0
1.2
2.2
3.2
29 | P a g e
GCET
ECE Department
COMPARATOR:
S.NO
D.C Voltage at
Input Vref(v)
A.C Voltage at
input V2 (V)
Voltage at output Vo
(V) (CRO)
01
6V peak to peak
sinusoidal
20 Vpp
Fig:1.4 Comparator input and output waveforms for positive reference and negative reference
RESULT:
Hence, the operation of the adder, subtractor and comparator circuits using op-amp 741 is studied
and the output waveforms of the comparator are plotted.
30 | P a g e
GCET
ECE Department
VIVA QUESTIONS:
Q1. . What are the applications of op-amp?
Ans: application of op-amp are integrator , differentiator, I-V converter , P-V converter etc.
2. Write down output voltage formula for the adder in inverting mode.
Ans: Vo = - Rf/R1(V1+V2)
3. Write down output voltage formula for the adder in non inverting mode.
Ans: Vo = 1+ Rf/R1(V1+V2)
4. Write short notes on inverting and non inverting amplifier.
Ans: inverting amplifier has an output of 180 phase shift for given input, whereas non-inverting
amplifier will delivered the same output for the given input.
5. What are ideal characteristics of an ideal op-amp?
Ans: ideal characteristics of op-amp are
1. the high input impendence order of mega ohms
2.very low output impendence (10 ).
3. very high voltage gain (>10)
4. open loop voltage gain (= )
6. Write down the characteristics of adder and subtractor for sinusoidal input?
Ans: the output will remains same in nature but the magnitude will increase or decrease
depends upon the circuit.
7. What is main difference between BJT amplifier and OP-AMP amplifier in terms of gain?
Ans; the gain of the BJT will be less than the 1 where as the op-amp has 1 .
31 | P a g e
GCET
ECE Department
Industrial instrumentation
Signal processing
32 | P a g e
GCET
ECE Department
EXPERIMENT 2
INTEGRATOR AND DIFFERENTIATOR USING IC 741 OP-AMP
AIM: -To study the working of op amp as differentiator and integrator using IC 741 and
observe the output waveforms for different input waveforms.
APPARATUS: Bread board -1.
Regulated power supply-1.
CRO - 1.
IC 741-1.
Resistors - 1K , 150 , 1.5 K , 100K , 10K.
Capacitor - 0.01F , 0.1F-2.
Connecting wires.
THEORY
The Op-amp Integrating Amplifier
An OP-Amp circuit for integration is shown in Fig 2.1.
An operational amplifier can be used as part of a positive or negative feedback amplifier
or as an adder or subtractor type circuit using just pure resistances in both the input and the
feedback loop. But what if we were to change the purely resistive ( R ) feedback element of an
inverting amplifier to that of a frequency dependant impedance, ( Z ) type complex element, such
as a Capacitor, C.
By replacing this feedback resistance with a capacitor we now have an RC Network connected
across the operational amplifiers feedback path producing another type of operational amplifier
circuit commonly called an Op-amp Integrator circuit as shown below.
Op-amp Integrator Circuit
33 | P a g e
GCET
ECE Department
As its name implies, the Op-amp Integrator is an Operational Amplifier circuit that performs the
mathematical operation of Integration that is we can cause the output to respond to changes in
the input voltage over time as the op-amp integrator produces an output voltage which is
proportional to the integral of the input voltage.
The magnitude of the output signal is determined by the length of time a voltage is present at its
input as the current through the feedback loop charges or discharges the capacitor as the required
negative feedback occurs through the capacitor.
When a step voltage, Vin is firstly applied to the input of an integrating amplifier, the uncharged
capacitor C has very little resistance and acts a bit like a short circuit allowing maximum current
to flow via the input resistor, Rin as potential difference exists between the two plates. No current
flows into the amplifiers input and point X is a virtual earth resulting in zero output. As the
impedance of the capacitor at this point is very low, the gain ratio of Xc/Rin is also very small
giving an overall voltage gain of less than one, (voltage follower circuit).
As the feedback capacitor, C begins to charge up due to the influence of the input voltage, its
impedance Xc slowly increase in proportion to its rate of charge. The capacitor charges up at a
rate determined by the RC time constant, ( ) of the series RC network. Negative feedback forces
the op-amp to produce an output voltage that maintains a virtual earth at the op-amps inverting
input.
Since the capacitor is connected between the op-amps inverting input (which is at earth potential)
and the op-amps output (which is negative), the potential voltage, Vc developed across the
capacitor slowly increases causing the charging current to decrease as the impedance of the
capacitor increases. This results in the ratio of Xc/Rin increasing producing a linearly increasing
ramp output voltage that continues to increase until the capacitor is fully charged.
At this point the capacitor acts as an open circuit, blocking any more flow of DC current. The
ratio of feedback capacitor to input resistor ( Xc/Rin ) is now infinite resulting in infinite gain.
The result of this high gain (similar to the op-amps open-loop gain), is that the output of the
amplifier goes into saturation as shown below. (Saturation occurs when the output voltage of the
amplifier swings heavily to one voltage supply rail or the other with little or no control in
between).
34 | P a g e
GCET
ECE Department
The rate at which the output voltage increases (the rate of change) is determined by the value of
the resistor and the capacitor, RC time constant. By changing this RC time constant value,
either by changing the value of the Capacitor, C or the Resistor, R, the time in which it takes the
output voltage to reach saturation can also be changed for example.
If we apply a constantly changing input signal such as a square wave to the input of an Integrator
Amplifier then the capacitor will charge and discharge in response to changes in the input signal?
This results in the output signal being that of a saw tooth waveform whose frequency is dependent
upon the RC time constant of the resistor/capacitor combination. This type of circuit is also
known as a Ramp Generator and the transfer function is given below.
Op-amp Integrator Ramp Generator
35 | P a g e
GCET
ECE Department
From the first principals that the voltage on the plates of a capacitor is equal to the charge on the
capacitor divided by its capacitance giving Q/C. Then the voltage across the capacitor is output
Vout therefore: -Vout = Q/C. If the capacitor is charging and discharging, the rate of charge of
voltage across the capacitor is given as:
But dQ/dt is electric current and since the node voltage of the integrating op-amp at its inverting
input terminal is zero, X = 0, the input current I(in) flowing through the input resistor, Rin is
given as:
Assuming that the input impedance of the op-amp is infinite (ideal op-amp), no current flows into
the op-amp terminal. Therefore, the nodal equation at the inverting input terminal is given as:
36 | P a g e
GCET
ECE Department
From which we derive an ideal voltage output for the Op-amp Integrator as:
Where = 2 and the output voltage Vout is a constant 1/RC times the integral of the input
voltage Vin with respect to time. The minus sign ( - ) indicates a 180o phase shift because the
input signal is connected directly to the inverting input terminal of the op-amp.
The AC or Continuous Op-amp Integrator
If we changed the above square wave input signal to that of a sine wave of varying frequency the
Op-amp Integrator performs less like an integrator and begins to behave more like an active
Low Pass Filter, passing low frequency signals while attenuating the high frequencies.
At 0Hz or DC, the capacitor acts like an open circuit blocking any feedback voltage resulting in
very little negative feedback from the output back to the input of the amplifier. Then with just the
feedback capacitor, C, the amplifier effectively is connected as a normal open-loop amplifier
which has very high open-loop gain resulting in the output voltage saturating.
This circuit connects a high value resistance in parallel with a continuously charging and
discharging capacitor. The addition of this feedback resistor, R2 across the capacitor, C gives the
circuit the characteristics of an inverting amplifier with finite closed-loop gain of R2/R1. The
result is at very low frequencies the circuit acts as an standard integrator, while at higher
37 | P a g e
GCET
ECE Department
frequencies the capacitor shorts out the feedback resistor, R2 due to the effects of capacitive
reactance reducing the amplifiers gain.
The AC Op-amp Integrator with DC Gain Control
Unlike the DC integrator amplifier above whose output voltage at any instant will be the integral
of a waveform so that when the input is a square wave, the output waveform will be triangular.
For an AC integrator, a sinusoidal input waveform will produce another sine wave as its output
which will be 90o out-of-phase with the input producing a cosine wave.
Furthermore, when the input is triangular, the output waveform is also sinusoidal. This then forms
the basis of a Active Low Pass Filter as seen before in the filters section tutorials with a corner
frequency given as.
Op-amp Differentiator
As its name implies, the differentiator amplifier produces an output signal which is the
mathematical operation of differentiation that is it produces a voltage output which is proportional
to the input voltages rate-of-change and the current flowing through the input capacitor.
38 | P a g e
GCET
ECE Department
The basic Op-amp Differentiator circuit is the exact opposite to that of the Integrator Amplifier
circuit that we looked at in the previous tutorial. Here, the position of the capacitor and resistor
have been reversed and now the reactance, Xc is connected to the input terminal of the inverting
amplifier while the resistor, R forms the negative feedback element across the operational
amplifier as normal.
This Operational Amplifier circuit performs the mathematical operation of Differentiation, that is
it produces a voltage output which is directly proportional to the input voltages rate-of-change
with respect to time. In other words the faster or larger the change to the input voltage signal, the
greater the input current, the greater will be the output voltage change in response, becoming
more of a spike in shape.
As with the integrator circuit, we have a resistor and capacitor forming an RC Network across the
operational amplifier and the reactance ( Xc ) of the capacitor plays a major role in the
performance of a Op-amp Differentiator.
Op-amp Differentiator Circuit
The input signal to the differentiator is applied to the capacitor. The capacitor blocks any DC
content so there is no current flow to the amplifier summing point, X resulting in zero output
voltage. The capacitor only allows AC type input voltage changes to pass through and whose
frequency is dependant on the rate of change of the input signal.
At low frequencies the reactance of the capacitor is High resulting in a low gain ( R/Xc ) and
low output voltage from the op-amp. At higher frequencies the reactance of the capacitor is much
lower resulting in a higher gain and higher output voltage from the differentiator amplifier.
However, at high frequencies an op-amp differentiator circuit becomes unstable and will start to
oscillate. This is due mainly to the first-order effect, which determines the frequency response of
the op-amp circuit causing a second-order response which, at high frequencies gives an output
39 | P a g e
GCET
ECE Department
voltage far higher than what would be expected. To avoid this high frequency gain of the circuit
needs to be reduced by adding an additional small value capacitor across the feedback resistor R.
Ok, some maths to explain whats going on!. Since the node voltage of the operational amplifier
at its inverting input terminal is zero, the current, i flowing through the capacitor will be given as:
The charge on the capacitor equals Capacitance x Voltage across the capacitor
From this we have an ideal voltage output for the op-amp differentiator is given as:
Therefore, the output voltage Vout is a constant -R.C times the derivative of the input voltage
Vin with respect to time. The minus sign indicates a 180o phase shift because the input signal is
connected to the inverting input terminal of the operational amplifier.
One final point to mention, the Op-amp Differentiator circuit in its basic form has two main
disadvantages compared to the previous Operational Amplifier Integrator circuit. One is that it
suffers from instability at high frequencies as mentioned above, and the other is that the capacitive
40 | P a g e
GCET
ECE Department
input makes it very susceptible to random noise signals and any noise or harmonics present in the
source circuit will be amplified more than the input signal itself. This is because the output is
proportional to the slope of the input voltage so some means of limiting the bandwidth in order to
achieve closed-loop stability is required
Op-amp Differentiator Waveforms
If we apply a constantly changing signal such as a Square-wave, Triangular or Sine-wave type
signal to the input of a differentiator amplifier circuit the resultant output signal will be changed
and whose final shape is dependent upon the RC time constant of the Resistor/Capacitor
combination.
output signal
41 | P a g e
GCET
ECE Department
Adding the input resistor Rin limits the differentiators increase in gain at a ratio of R/Rin. The
circuit now acts like a differentiator amplifier at low frequencies and an amplifier with resistive
feedback at high frequencies giving much better noise rejection. Additional attenuation of higher
frequencies is accomplished by connecting a capacitor C in parallel with the differentiator
feedback resistor, R. This then forms the basis of a Active High Pass Filter as we have seen
before in the filters section.
Applications:
1. The DC voltage produced by the differentiator circuit could be used to drive a comparator
which would signal as alarm or active a control if the rate of change exceeded a pre-set level.
2. Waveform Generators.
42 | P a g e
GCET
ECE Department
Circuit Diagram:
(1) Integrator:
Rf = 100K, R1 = 10K , Cf = 0.1 f
Vo
= -1/R1Cf Vi dt.
ECE Department
PROCEDURE:INTEGRATOR
1. Connect the circuit as shown in the integrator circuit diagram fig:2.1.
2. Apply a bipolar symmetrical square wave of 5V amplitude peak to peak and 1ms
time period (1 KHz).
3. Connect the input and output of the circuit to channel 1 and channel 2 of the CRO
respectively and observe the waveforms.
4. Draw the waveforms along with the levels on a graph.
5. Compare the practical values with theoretical values.
DIFFERENTIATOR
1. Connect the circuit as shown in the differentiator circuit diagram fig: 2.2.
2. Apply a bipolar symmetrical square wave of 5V amplitude peak to peak and 1ms
time period.
3. Connect the input and output of the circuit to channel 1and channel 2 of the CRO
respectively and observe the waveforms.
4. Draw the waveforms along with the levels on a graph.
5. Compare the practical values with theoretical values.
TABULER FORM
INTEGRATOR:
Sl.No.
input
Waveform
Square wave
Sinusoidal
wave
Amplitude
output Waveform Amplitude
(in volts p-p) &
(in volts p-p)
Frequency
2, 1KHz
Triangular wave
1.89, 1KHz
2, 1KHz
Cosine wave
2, 1KHz
ECE Department
DIFFERENTIATOR:
Sl.No.
input
Waveform
Square wave
Sinusoidal
wave
Triangular
wave
Amplitude
(in volts p-p) &
Frequency
2, 1KHz
output Waveform
Amplitude
(in volts p-p)
Spikes wave
1.89, 1KHz
2, 1KHz
Cosine wave
2, 1KHz
2, 1KHz
Rectangular wave
1.89, 1KHz
Fig: 2.3 Output waveforms of an Integrator when input signal is a square wave
Fig: 2.4 Output waveforms of an Integrator when input signal is a sine wave
45 | P a g e
GCET
ECE Department
DIFFERENTIATOR WAVEFORMS:
output signal
46 | P a g e
GCET
ECE Department
Viva Questions:
1. Define integrator.
Ans: An integrator is a device to perform the mathematical operation known as integration, a
fundamental operation in calculus. The integration function is often part of engineering and
scientific calculations. Mechanical integrators are used in such applications as metering of water
flow or electric power. Electronic analog integrators were the basis of analog computers
2. Define differentiator.
Ans: A Differentiator is a circuit that is designed such that the output of the circuit is
proportional to the time derivative of the input. There are two types of differentiator circuits,
active and passive.
3.What are the limitations of the basic differentiator circuit?
The input impedance decreases with increase in frequency, thereby making the circuit
sensitive to high frequency noise.
4. In practical op-amps, what is the effect of high frequency on its performance?
Ans: The open-loop gain of op -amp decreases at higher frequencies due to the presence of
parasitic capacitance. The closed-loop gain increases at higher frequencies and leads to instability.
5. What happens when the common terminal of V+ and V- sources is not grounded?
Ans: If the common point of the two supplies is not grounded, twice the supply voltage
will get applied and it may damage the op-amp.
6. Write down the condition for good differentiation?
Ans: For good differentiation, the time period of the input signal must be
greater than or equal to Rf C1 ,T > R f C1 Where, Rf is the feedback resistance
7. What is an IC:
Ans: The term IC refers to complex Electronic circuits consisting of a large number of
components on a single substrate.
8 .What are the advantage of IC:
Ans: Cost reduction,Increased operating speed,Reduced power consumption and Improved
functional performance.
9. What are the different IC technologies:
Ans: Monolithic technology and Hybrid technology
47 | P a g e
GCET
ECE Department
EXPERIMENT: 3
ACTIVE LOW PASS AND HIGH PASS BUTTERWORTH SECOND ORDER FILTERS
AIM: - To design a second order low pass and high pass filters using op-amp 741 IC.
COMPONENTS REQUIRED: Bread board
-1
-1
CRO
-1
IC 741
-1
Resistors:
Capacitors:
1K
-2 in no.
5.86 K
-1 in no.
10K
-1 in no.
0.1F
-2 in no.
ECE Department
Xc
Vg =
Vi
R2 + Xc
1/ jC2
Vg =
R + 1/ jC2
But V0 = AVg
= 1/jC2
V0 = [1+Rf / Ri] * 1 / jC2
R2+1 /j C2
But = 2f
1 / jC2
V0 = A
R2+1/ jC2
A
V0 =
1+jf / 2 R2 C2
A
V0 =
1+j2 RC
A
V0 =
1+jf / fH
where,
fH is the higher cut off frequency of the Low Pass Filter = 1/2 R2C2.
Transfer function of Low Pass Filter is given as H (s) = Vo / Vi
A
A
H(s) =
H(s)
1+ jf/fH
=
1+ jf/fH
49 | P a g e
GCET
ECE Department
Magnitude is given by
1
Log A
H(s)
Vo = A
jC2 R2 + 1
Magnitude is given by
H(s)
= 20 log
A
1 + (f/ fH) 4
Vi = input voltage
Vg = Voltage at the Non-inverting input
Vo = output voltage.
A = Gain of the Op-Amp
R2
Vg =
Vi
R 2 + Xc
R2
Vo = A
R2 + 1/ jC2
R2
Vo = A
R2 + j2fR2 C2
50 | P a g e
GCET
ECE Department
A
Vo =
1- jfL / f
Where fL is the lower cut off frequency of the High Pass Filter = 1/2 R2C2.
H(s)
1- jf L/ f
=
1- jfL/f
Magnitude is given by
H(s)
Log A
= 20 log 1 +(fL / f)2
H(s)
= 20 log
A
1 + (fL/ f) 4
DESIGNING PART:
Gain = 2 and cut off frequency fH =1 .59 KHz
Gain = 1+Rf /R1, then 1+Rf / R1 = 1.586
Rf / R1 = 0.586
Rf = 0.586 R1
Let R1 =27K then Rf = 15.8 K
And higher cutoff frequency fH = 1 / 2R2 C2 R3 C3 = 1.59KHz.
Let C2 = C3= 0.1 F
For design simplifications set R2 =R3, then R2 =R3 =1K,C2 = C3 = 0.1 F
51 | P a g e
GCET
ECE Department
CIRCUIT DIAGRAM:
Low Pass Filter:
52 | P a g e
GCET
ECE Department
Input frequency
(Hz)
1.
200
2.
400
3.
600
4.
800
5.
1K
6.
1.2 K
1.4K
1.5K
1.6K
10
11
12
13
14
15
16
1.8K
2K
2.2K
2.4K
2.6K
2.8K
3K
17
3.2K
Gain
(A=Vo/Vi)
20log (A)
ECE Department
S.No.
Input frequency
(KHz)
1.
0.5
2.
3.
4.
5.
6.
10
20
50
10
90
11
100
12
120
Output Amplitude
(Vp-p)
Gain (A=Vo/Vi)
3.9
3.9
3.9
3.9
3.1
20log (A)
2.5
2
1.8
1.4
ECE Department
Gain in db
Frequency in Hz
ECE Department
RESULT:Hence, a second order high pass and low pass filters response for the given specification is
observed and the values are tabulated and the frequency response is plotted.
56 | P a g e
GCET
ECE Department
Viva Questions:
57 | P a g e
GCET
ECE Department
EXPERIMENT: 4
RC PHASE SHIFT AND WIEN BRIDGE OSCILLATORS USING IC 741 OP-AMP
AIM: 1) To design and construct a Wien bridge oscillator and RC Phase shift oscillator using
operational amplifier IC 741.
2) To measure the frequency of oscillation and to compare it to that of theoretical value.
APPARATUS:
RPS (0-30 V) 1 in no.
CRO (20 MHz) 1 in no.
IC 741 1
Resistors :- 470 K - 1 in no., 10K 2 in no., 1 K - 3 in no., 1.5 K- 2 in no.,
20 K - 1 in no.
Capacitors - 0.01F 3 in no.
Connecting wires and probes
THEORY:
RC Phase shift oscillator:The circuit diagram for a Phase shift oscillator using an OP-AMP IC-741 is shown in
fig 4.1. The Barkhausen criteria specifying a required 360o phase shift from input to output and a
total gain of one must be adhered to in the design of a phase shift oscillator. In the inverting Op
Amp provides a phase shift of 1800. The RC network must provide an additional 1800 for a total
phase shift of zero degrees. Each section provides approximately 600 of this requirement. The
filter portion consisting of the RC network introduces an attenuation that the op-amp must match
in gain in order to achieve an overall gain of one.
By using OP-AMP low frequency signals of frequency around 1 KHz can be achieved.
The frequency of oscillations is given by,
ECE Department
The minimum gain required of the op-amp so that it sustains oscillations is 29. Keeping the gain
as close to 29 as possible will prevent the peaks of the waveform from being driven into the nonlinear region. This will minimize clipping of the sinusoidal output.
The gain of the OP-AMP when loop gain AV =1 should be at least 29.
i.e., AV 29, for this choose Rf 29 R1 .
Wien bridge oscillator:The circuit diagram for a Wein Bridge oscillator using an OP-AMP IC-741 is shown in
fig 4.2. The feedback signal from circuit is connected to the non-inverting terminal of the OPAMP. A bridge is formed by four arms in which a series RC network in one arm and a parallel
RC network in adjoining arm and the remaining two arms consisting of R1 and RF of the OP-A
MP. The frequency of oscillations is given by,
fo = 1/ (2 RC)
The gain of the Op Amp when loop gain AV = 1 should be atleast 3 i.e., AV 3, (Rf 2 R1).
59 | P a g e
GCET
ECE Department
60 | P a g e
GCET
ECE Department
61 | P a g e
GCET
ECE Department
CIRCUIT DIAGRAMS:
(1) RC Phase shift oscillator:-
Therefore, Rf 29 R1
62 | P a g e
GCET
ECE Department
For oscillations to occur, the gain of the Op Amp must be equal to or greater than 29, which can
be adjusted using the resistances Rf & R1.
Theoritically,
1
2*(1*103) (0.1*10-6) 6
= 649 Hz
Practical Values:
A = 4.2*5V = 21 V
T = 1.6* 1m sec
63 | P a g e
GCET
ECE Department
F = 625 Hz
64 | P a g e
GCET
ECE Department
ECE Department
Design:
Theoretically:
f = 1/ 2RC
= 1 / ( 2*1.5*103*0.01*10-6)
=10.6 KHz.
Practically:
A = 1.6*10V = 16V
T = 2*50 sec
F = 1/ T = 10 KHz
PROCEDURE:
RC Phase shift oscillator:1. Construct the Phase shift oscillator as shown in the circuit diagram fig 4.1.
2. Also connect the Power supply of +12V & -12 V to Op Amp and CRO at the output.
3. Observe the output waveform on CRO taken at pin no.6 of the OP-AMP.
4. Calculate the frequency and amplitude of the waveform; draw the waveform on graph
sheet.
66 | P a g e
GCET
ECE Department
Wien bridge oscillator:1. Construct the Wien Bridge oscillator as shown in the circuit diagram fig 4.2.
2. Also connect the Power supply of +12V & -12 V to Op Amp and CRO at the circuit.
3. Observe the output waveform on CRO taken at pin no.6 of the OP-AMP.
4. Calculate the frequency and amplitude of the waveform; draw the waveform on graph
sheet.
EXPECTED WAVEFORM:
RESULT:Hence, the design of RC phase shift and Wien bridge oscillator is studied and the output
waveforms are observed and plotted.
67 | P a g e
GCET
ECE Department
Viva Questions:
1. Classify the oscillators.
Ans:Oscillator are two types 1) RC oscillator 2) LC oscillator
2.
Ans: IC741S is a military grade of amplifier and has higher slew rate and lower temperature
than IC 741.
3. In phase shift oscillator what phase shift does the op - amp provide?
Ans: 180
4. What phase shift is provided by the feedback network in phase shift oscillator?
Ans: 180
5. Write down the frequency oscillations formula for the phase shift
oscillator. Ans:
6. What is the relation between RF and R1 in op -amp phase shift oscillator?
Ans: RF provides positive feedback path and R1 provides the high input impedances hence
both the resistor are important to sustained oscillations.
7. Define oscillator?
Ans: An electronic circuit that converts energy from a direct-current source to a periodically
varying electric output.
8. In what mode op - amp is used in phase shift oscillator?
Ans: non-inverting mode.
68 | P a g e
GCET
ECE Department
Ans : A Wien bridge oscillator produces sine waves. In order for the sine waves to maintain
steady amplitude, a positive feedback system is used with some sort of control to limit gain. In
order for the positive feedback system to work, the waves being "fed back" to the amplifier
have to be in phase with the waves being generated. Thus, you need a phase shift network to
ensure that the phases of the waves match, which in the case of a positive feedback system
means that the generated waves need to go through a 360o phase shift during the feedback
process.
69 | P a g e
GCET
ECE Department
EXPERIMENT 5
IC 555 TIMER IN MONOSTABLE OPERATION
AIM: To design and study the operation of a Monostable Multivibrator using 555 timer.
APPARATUS: Bread board
CRO (20 MHz) 1 in No .
IC 555 -1 in No.
Resistors - 100K - 1 in No., 1.8K -in No., 1 K - 2 in No.
Capacitors - 0.1F -1 in No., 0.01F 1 in No.
RPS
THEORY:IC 555 Timer
IC-555 Timer is an integrated circuit used in a multitude of precise timing and
waveform generation applications. An IC-555 Timer is a versatile Monolithic timing circuit
that can produce accurate and highly stable time delays or oscillations. It can be used as an
Astable and Monostable multivibrators or one shot. It is available as an 8- pin mini DIPpackage. The one shot receives an appropriate trigger signal and outputs a single pulse
whose duration is set by the selection of an external resistor and capacitor.
70 | P a g e
GCET
ECE Department
71 | P a g e
GCET
ECE Department
72 | P a g e
GCET
ECE Department
Monostable multivibrator operation:Monostable Multivibrator has only one stable state. We can change the stable state by applying
a trigger pulse.
ECE Department
74 | P a g e
GCET
ECE Department
Summary:
75 | P a g e
GCET
ECE Department
Circuit Diagram:
76 | P a g e
GCET
ECE Department
Designing part:Theoritical:
Here, T=1ms,
Let C1=0.1 F, R1=100K then
T = 1.1R1C1=1.1*(100 *103*0.01 *10-6) = 1ms
Practically:
T = 2.2*0.5 at 0.95 KHz
= 1.1 msec
A = 3.8 V at triggering circuit
= 2.6 V
T =2*0.5 msec = 1 msec
PROCEDURE:Monostable multivibrator:1. Design the Monostable multivibrator circuit with the pulse width of T1= 1.1R1C1.
2. Connect the circuit as shown in the circuit diagram fig 5.5 and observe a square
waveform on the CRO as shown in fig 5.7
3. Apply the trigger to pin 2 i.e., output of circuit 5.5 to Fig 5.6
4. Observe the output waveform on the CRO as shown in fig 5.8.
5. Note down the time period and compare the theoretical and practical time periods.
77 | P a g e
GCET
ECE Department
RESULT:Hence, the monostable multivibrator using 555 Timer is studied and the output
waveforms are plotted.
78 | P a g e
GCET
ECE Department
79 | P a g e
GCET
ECE Department
ECE Department
Experiment: 6
SCHMITT TRIGGER CIRCUIT USING IC 741 & IC 555
AIM: 1. To Design and construct a Schmitt trigger circuit using IC 741 and IC 555.
2. Verify the output wave forms.
3. Measure the UTP and LTP values.
APPARATUS:
Regulated power supply - 1 in No.
Function generator 1 in No.
CRO - 1 in No.
IC 741 1 in No.
IC 555 1 in No.
Resistors: 1K 2 in No., 10K - 1 No., 100K - 2 in No.
Capacitor 0.01F 2 in No.
THEORY:
Inverting Schmitt Trigger:
ECE Department
When Vin is slightly positive than Vref, the output gets driven into negative
saturation at Vsat level.
The output voltage remains in a given state until the input voltage exceeds the
threshold voltage level either positive or negative.
82 | P a g e
GCET
ECE Department
If input applied is purely sinusoidal, the input and output waveforms for inverting
Schmitt Trigger is as shown below:
83 | P a g e
GCET
ECE Department
positive feedback.
Though Vin is decreased, the output continues its positive saturation level unless and until
the input becomes more negative than VLT. At lower threshold, the output changes its state from
84 | P a g e
GCET
ECE Department
positive saturation +Vsat to negative saturation -Vsat . It remains in negative saturation till Vin
increases beyond its upper threshold level VUT.
The transfer characteristics are as shown below:
85 | P a g e
GCET
ECE Department
Fig: 6.6 Input and output waveforms (Non inverting Schmitt Trigger)
86 | P a g e
GCET
ECE Department
PROCEDURE:USING IC 741:1.
Connect the circuit as shown in the Schmitt trigger using IC 741 (fig: 6.7).
2.
3.
4.
5.
87 | P a g e
GCET
ECE Department
PROCEDURE:USING IC 555:1. Connect the circuit as shown in the Schmitt trigger using IC 555 (fig: 6.8).
2. Apply a sine wave of 2 V peak to peak and 1 KHz frequency.
3. The output changes from - Vsat to +Vsat when the input crosses 2/3 Vcc. It is the Upper
Trigger Point (UTP).
4. The output changes from +Vsat to -Vsat when the input crosses 1/3 Vcc. It is the Lower
Trigger Point (LTP).
5. Observe the output waveform on CRO and draw the observed waveforms on graph
Sheet and note down the UTP and LTP values as shown in fig 6.10
88 | P a g e
GCET
ECE Department
Fig 6.9 Input and output waveforms of Schmitt trigger using IC 741
Using IC 555.
Fig 6.10 Input and output waveforms of Schmitt trigger using IC 555
RESULT:
Hence, Schmitt trigger circuit using IC 741 and IC 555 are studied and the output
waveforms are observed on the CRO and plotted. The values of UTP and LTP are noted.
89 | P a g e
GCET
ECE Department
ECE Department
Ans: 7.
Ans:
9. What is the supply voltage rang for IC 741?
Ans: 4.5 V to 18 V
10. What is the supply voltage range for IC 555?
Ans: 4.5V to 15V.
91 | P a g e
GCET
ECE Department
Experiment 7
IC 743 Voltage regulator
92 | P a g e
GCET
ECE Department
93 | P a g e
GCET
ECE Department
Experiment 08
PLL
94 | P a g e
GCET
ECE Department
95 | P a g e
GCET
ECE Department
96 | P a g e
GCET
ECE Department
Expected Graph:
97 | P a g e
GCET
ECE Department
CYCLE II
98 | P a g e
GCET
ECE Department
EXPERIMENT: 9
D FLIP-FLOP (74LS74) AND JK MASTER SLAVE FLIP-FLOP (74LS73)
AIM:- To study & verify the truth table of D flip- flop and J K Master Slave flip-flop.
APPARATUS:
1. IC 74LS74, IC 74LS73.
2. Bread board IC trainer kit.
3. Patch cords.
THEORY:
IC 74LS74
One of the main disadvantages of the basic SR NAND Gate bistable circuit is that the
indeterminate input condition of SET = logic 0 and RESET = logic 0 is forbidden. This
state will force both outputs to be at logic 1, over-riding the feedback latching action and
whichever input goes to logic level 1 first will lose control, while the other input still at logic
0 controls the resulting state of the latch.
But in order to prevent this from happening an inverter can be connected between the SET and
the RESET inputs to produce another type of flip flop circuit known as a Data Latch, Delay
flip flop, D-type Bistable, D-type Flip Flop or just simply a D Flip Flop as it is more generally
called.
The D Flip Flop is by far the most important of the Clocked Flip-flops as it ensures that ensures
that inputs S and R are never equal to one at the same time. The D-type flip flop is constructed
from a gated SR flip-flop with an inverter added between the S and the R inputs to allow for a
single D (data) input. Then this single data input, labeled D, is used in place of the set signal,
and the inverter is used to generate the complementary reset input thereby making a levelsensitive D-type flip-flop from a level-sensitive RS-latch as now S = D and R = not D as shown.
ECE Department
A simple SR flip-flop requires two inputs, one to SET the output and one to RESET the
output. By connecting an inverter (NOT gate) to the SR flip-flop we can SET and RESET
the flip-flop using just one input as now the two input signals are complements of each other.
This complement avoids the ambiguity inherent in the SR latch when both inputs are LOW, since
that state is no longer possible.
Thus this single input is called the DATA input. If this data input is held HIGH the flip flop
would be SET and when it is LOW the flip flop would change and become RESET.
However, this would be rather pointless since the flip flops output would always change on
every pulse applied to this data input.
To avoid this an additional input called the CLOCK or ENABLE input is used to isolate the
data input from the flip flops latching circuitry after the desired data has been stored. The effect
is that D input condition is only copied to the output Q when the clock input is active. This then
forms the basis of another sequential device called a D Flip Flop.
The D flip flop will store and output whatever logic level is applied to its data terminal so long
as the clock input is HIGH. Once the clock input goes LOW the set and reset inputs of the
flip-flop are both held at logic level 1 so it will not change state and store whatever data was
present on its output before the clock transition occurred. In other words the output is latched
at either logic 0 or logic 1.
If a 0 is given at Din, then S is 0 and R will be 1. This resets the flip-flop. If a 1 is given at
Din, and then S is 1 and R 0. This sets the flip-flop. Thus we find that D out is always equal to
Din. Hence this flip-flop can be used to store a binary digit. So it is known as the Data flip-flop. The
D flip-flop can also be clocked similar to the RS flip-flop. In the clocked D flip-flop Dout will be
made equal to D in only when the clock arrives. Thus the data bit is sent to the output after a delay.
Therefore, the D flip-flop is also known as the Delay flip-flop.
100 | P a g e
GCET
ECE Department
On the leading edge of the clock pulse the master flip-flop will be loading data from the data D
input, therefore the master is ON. With the trailing edge of the clock pulse the slave flip-flop is
loading data, i.e. the slave is ON. Then there will always be one flip-flop ON and the other
101 | P a g e
GCET
ECE Department
OFF but never both the master and slave ON at the same time. Therefore, the output Q
acquires the value of D, only when one complete pulse, ie, 0-1-0 is applied to the clock input.
There are many different D flip-flop ICs available in both TTL and CMOS packages with the
more common being the 74LS74 which is a Dual D flip-flop IC, which contains two individual
D type bistables within a single chip enabling single or master-slave toggle flip-flops to be
made. Other D flip-flop ICs include the 74LS174 HEX D flip-flop with direct clear input, the
74LS175 Quad D flip-flop with complementary outputs and the 74LS273 Octal D-type flip flop
containing eight D-type flip flops with a clear input in one single package.
Divide-by-2 Counter
102 | P a g e
GCET
ECE Department
It can be seen from the frequency waveforms above, that by feeding back the output from Q to
the input terminal D, the output pulses at Q have a frequency that are exactly one half ( /2 ) that
of the input clock frequency, ( IN ). In other words the circuit produces frequency division as it
now divides the input frequency by a factor of two (an octave) as Q = 1 once every two clock
cycles.
2) As Data Latches
As well as frequency division, another useful application of the D flip flop is as a Data Latch. A
data latch can be used as a device to hold or remember the data present on its data input, thereby
acting a bit like a single bit memory device and ICs such as the TTL 74LS74 or the CMOS 4042
are available in Quad format exactly for this purpose. By connecting together four, 1-bit data
latches so that all their clock inputs are connected together and are clocked at the same time, a
simple 4-bit Data latch can be made as shown below.
74LS73:
This simple JK flip Flop is the most widely used of all the flip-flop designs and is considered to be a
universal flip-flop circuit. The sequential operation of the JK flip flop is exactly the same as for the
previous SR flip-flop with the same Set and Reset inputs. The difference this time is that the JK flip
flop has no invalid or forbidden input states of the SR Latch even when S and R are both at logic 1.
The JK flip flop is basically a gated SR Flip-flop with the addition of a clock input circuitry that prevents
the illegal or invalid output condition that can occur when both inputs S and R are equal to logic level
1. Due to this additional clocked input, a JK flip-flop has four possible input combinations, logic 1,
and logic 0, no change and toggle The symbol for a JK flip flop is similar to that of an SR Bistable
Latch as seen in the previous tutorial except for the addition of a clock input.
103 | P a g e
GCET
ECE Department
Inputs
CLR
L
H
H
J
X
L
H
K
X
L
L
Outputs
Q
L
Q0
H
CLK
X
Q_bar
H
Qo_bar
L
H
Toggle
ECE Department
(high frequency). As this is sometimes not possible with modern TTL ICs the much
improved Master-Slave JK Flip-flop was developed.
The master-slave flip-flop eliminates all the timing problems by using two SR flip-flops
connected together in a series configuration. One flip-flop acts as the Master circuit, which
triggers on the leading edge of the clock pulse while the other acts as the Slave circuit, which
triggers on the falling edge of the clock pulse. This results in the two sections, the master section
and the slave section being enabled during opposite half-cycles of the clock signal.
The TTL 74LS73 is a Dual JK flip-flop IC, which contains two individual JK type bistables
within a single chip enabling single or master-slave toggle flip-flops to be made. Other JK flip
flop ICs include the 74LS107 Dual JK flip-flop with clear, the 74LS109 Dual positive-edge
triggered JK flip flop and the 74LS112 Dual negative-edge triggered flip-flop with both preset and clear inputs.
105 | P a g e
GCET
ECE Department
Then on the Low-to-High transition of the clock pulse the inputs of the master flip flop are
fed through to the gated inputs of the slave flip flop and on the High-to-Low transition the
same inputs are reflected on the output of the slave making this type of flip flop edge or pulsetriggered.
Then, the circuit accepts input data when the clock signal is HIGH, and passes the data to the
output on the falling-edge of the clock signal. In other words, the Master-Slave JK Flip flop is a
Synchronous device as it only passes data with the timing of the clock signal.
Applications:
Automotive and Transportation
Amplifiers amplifier.ti.com Communications and Telecom
Data Converters & Computers and Peripherals
Clocks and Timers
Circuit diagram:
Fig: 9.6 Circuit diagram to verify the truth table of D flip flop (IC 74LS74A)
106 | P a g e
GCET
ECE Department
PROCEDURE:
For IC 74LS74 (D flip flop)
1. Connect the circuit as per the internal circuit diagram as shown in fig 9.6.
2. Connect the Q & Q_ bar to the LED on digital trainer kit.
3. Connect the preset terminal to logic 1 and then clear terminal to logic 0. Observe Q
and Q_bar.
4. Connect the preset terminal to logic 0 and then clear terminal to logic 1.
3. Connect the DIP switch to data input terminal at pin 2.
4. Observe Q and Q-bar.
5. Now apply positive edge triggered circuit clock and change the values of D to 0 and 1.
6. Now verify the values of Q and Q_bar from the truth table.
For IC 74LS73 (JK flip flop)
1.
2.
3.
4.
5.
6.
PRECAUTIONS:
1. Avoid loose connections.
2. Identify the pin numbers correctly.
3. Care should be taken while applying the power supply to the IC.
RESULT: Hence the truth table of D-flip-flop and J-K master slave flip-flop is verified.
107 | P a g e
GCET
ECE Department
VIVA QUESTIONS:
1. What is D-FF?
Ans: Delay flip-flop, which has delayed output to the input.
2. Define a latch?
Ans: A latch is an electronic switch using digital logic that will hold the logic level at
its output (1 or 0) that was last applied to its input.
3. Define a FF?
Ans: flip-flop is one bit storage element
4. What is the difference b/w latch & FF?
Ans: Flip-flop is a one bit storage element where as latch is memory less element.
5. In flip-flop how many stable states are there?
Ans: two stable state.
6. What is edge triggering?
Ans: Flip-flop or latch that produced output for given clock signal of falling edge or
rising edge is known as edge triggering.
7. What is level triggering?
Ans: The output of a latch takes its value as soon as inputs are present is knoen as
level triggered
8. I/P of D-F/F =1, then what is the O/P value
Q= Ans: 1.
108 | P a g e
GCET
ECE Department
EXPERIMENT: 10
DECADE COUNTER (74LS90) AND UP-DOWN COUNTER (74LS192)
AIM: To study the operation of decade counter, using IC7490 and UP-Down Counter using
74LS192.
APPARATUS:
1.
2.
3.
4.
IC 74LS90, 74LS73.
Bread board IC trainer kit.
Connecting wires.
Patch cords.
THEORY:
The decade counter (mod-10 counter) is used most often. In order to count from 0
through 9, a counter with 3 flip-flops is not sufficient. With 4 flip-flops one can count from
0 to15 (16 states). In the decade counter, when the output is 1010 (for the 10th clock pulse),
all the flip-flops should be reset. Thus the outputs QD and QB are given directly to the
inputs of the AND gate and the outputs QC and QA are given through inverters. Therefore,
for the 10th clock pulse, the counter output would be 1010 for a moment. This sends the
output of the AND gate to HIGH clearing all the flip-flops. Thus a decade counter has been
developed.
PIN DIAGRAM ( IC 74LS90):
ECE Department
counters respectively. R01 and R02 are the reset inputs, when these are activated counter output
go to 0000. S91 and S92 are the set inputs to the counter, when these inputs are activated
counter output go to 1001.
IC 74LS192:
110 | P a g e
GCET
ECE Department
CIRCUIT DIAGRAM:
(counts up from 3 to 8)
111 | P a g e
GCET
ECE Department
CLK B
112 | P a g e
GCET
ECE Department
1
2
3
4
5
6
7
8
9
10
11
R02
1
0
0
0
0
0
0
0
0
0
0
Master set
QD
QC
QB
QA
Decimal
equivalent output
Ra1
0
1
0
0
0
0
0
0
0
0
0
0
1
0
0
0
0
0
0
0
1
1
0
0
0
0
0
1
1
1
1
0
0
0
0
0
1
1
0
0
1
1
0
0
0
1
1
0
1
0
1
0
1
0
1
0
9
1
2
3
4
5
6
7
8
9
Ra2
0
1
0
0
0
0
0
0
0
0
0
PROCEDURE:
1) For verification of truth table of IC 74192 (counts up from 3 to 8)
1. Connect the circuit as shown in the circuit diagram fig:10.3 (b).
2. Observe the ON-OFF of the LEDs (variations in the output).
2) For verification of truth table of IC 7490:
1. Connect the circuit as shown in the circuit diagram fig:10.4.
2. The clock pulse is given to pin-14 and Vcc supply is given to pin-5 of IC 7490.
3. Pin-12 and pin-1 to be shorted.
4. Pins-2, 3 are Master Reset (MR) inputs and pins-6, 7 are Master Set (MS) inputs. Pins-13, 14
has no connections.
5. Pins-2, 3, 6, 7 are inputs and is always 0, to be connected through the DIP switches on
trainer kit.
6. Pins-12, 9,8,11 are outputs, should be connected to the LED on digital trainer kit.
7. Observe the display when feed to MR terminal with 1 and MS terminals with 0 which
displays 0.
8. Observe the display when feed to MR terminal with 0 and MS terminals with 1 which
displays 9.
9. Feed MR terminal with 0 and MS terminals with 0, now apply clock then observe that the
113 | P a g e
GCET
ECE Department
2.
3.
RESULT:
Hence, the operation of decade counter using IC7490 and UP-Down Counter using 74LS192
is studied and the truth tables are verified.
114 | P a g e
GCET
ECE Department
VIVA QUESTIONS:
1.
What is a counter?
Ans: It is digital or analog circuits which counts the number of inputs logic given.
2.
3.
Ans: mode-up counter will counts increment value to some predefine and
mode- down counter will counts value to some predefine decrement value.
115 | P a g e
GCET
ECE Department
EXPERIMENT 11
IC 74195 UNIVERSAL SHIFT REGISTER
Aim : To study and verify the following operations of shift register using IC7495 :
Apparatus:
1. IC 7495
2. Patch cords
3. Bread Board
4. Connecting wires.
Theory:
The shift register is an n-bit shift register with a provision for shifting its stored data by
one bit position at each tick of the clock. The series inputs- SERIN, specifies a new bit to be
shifted into one end at each clock tick. This bit appears at the serial output- SEROUT, after n
clock ticks, and is lost one tick later. Thus, an n-bit serial out shift register can be used to delay a
signal by n clock ticks. A serial in, parallel out shift register has outputs for all of its stored bits,
making them available to the other circuits. Such a shift register can be used to perform serial
to-parallel conversion. Conversely it is possible to build a parallel in, serial out shift register. At
the each clock tick the register either loads new data from inputs ID_ND, or it shifts its current
contents, depending on the value of the load / shift control input. The device uses a 2 input
multiplexer on each flip-flops D input to select between the two cases. A parallel in, serial out
shift register can be used to perform parallel-to-serial conversion. By providing outputs for all of
the stored bits in a parallel- in shift register, we obtain the parallel-in parallel-out shift register.
Such a device is general enough to be used in any of the application of the previous shift register.
SN54/74LS195A is a high speed 4-Bit Shift Register offering typical shift frequencies of
39 MHz. It is useful for a wide variety of register and counting applications. It utilizes the
Schottky diode clamped process to achieve high speeds and is fully compatible with all Motorola
TTL products.
These 4 bit registers feature parallel inputs, parallel outputs, J-K serial inputs, shift / load
(SH/LD) control input, and a direct over- riding clear. All inputs are buffered to lower the input
drive requirements. The register has two modes of operation:
Parallel (broadside) load
GCET
ECE Department
Parallel loading is accomplished by applying the four bits of data and taking SH/LD low.
The data is loaded into the associated flip-flop and appears at the outputs after the positive
transition of the clock input. During loading, serial data flow is inhibited.
Shifting is accomplished synchronously when SH/LD is high. Serial data for this mode is
entered at the J-K inputs. Theses inputs permit the first stage to perform as a J-K, D or T type flip
flop.The high performance S195 with a 105 megahertz typical maximum shift- frequency, is
particularly attractive for very high speed data processing systems. In most cases existing
systems can be upgraded merely by using this Schottky- clamped shift register.
Features:
Typical Shift Right Frequency of 39 MHz
Asynchronous Master Reset
J, K Inputs to First Stage
Fully Synchronous Serial or Parallel Data Transfers
Input Clamp Diodes Limit High Speed Termination Effects
Pin diagram:
117 | P a g e
GCET
ECE Department
118 | P a g e
GCET
ECE Department
PROCEDURE:
1. Mount the IC 74195 on the logic trainer board and connect a 4 bit left shift register as
shown in fig 11.1.
2. Connect pins 2,3,4,5 of the IC to the logic switch SW1, SW2, SW3 and SW4 for
applying low and high logic levels at the input.
3. The serial inputs are given to pin 1 & mode control to pin 6.
4. Pins 8 & 9 are shorted and connected to clock pulse.
5. Apply a supply voltage of +5V to pin 14 and pin 7 to be grounded.
6. Connect the outputs i.e., pin 10, 11, 12 & 13 to LEDs.
Clearing Function:
1. Set the mode control switch to low.
2. Set the serial input switch SW3 to low.
3. Set parallel inputs A, B, C & D to logic 0.
119 | P a g e
GCET
ECE Department
4. To clear the register apply clock pulses till the output is 0000.
Serial input and parallel output:
1. After the register has been cleared, any 4 bit serial number can be loaded into the register.
2. Set mode control switch to low.
3. Set the serial input to high.
4. Apply a clock pulse which will shift the serial input 1 into the register, in this case Qn
is 1.
5. Return serial input switch SW3 to low and apply 3 clock pulses. The register will show
an output of 00001. Any 4 bit number can be loaded into the register in this way.
Parallel input and parallel output:
1. Set the mode control to high.
2. Apply the following inputs at A,B, C & D.
Eg: A B C D
1
0
1
1
3. When a clock pulse is applied, the word is loaded into the register.
Parallel input and Serial output:
1. If the loaded input is 1011, set the mode control to low.
2. Set the serial input pin 1 to low.
3. As the clock is applied, the word is shifted out serially from Qn and after 4 clock pulses
the register will be cleared.
PRECAUTIONS:
1. All the pins should be identified properly.
2. Supply voltage should not exceed +5v.
3. Avoid loose connections on the bread board.
RESULT: Hence, the various functions of the Universal shift register are verified using IC 7495.
120 | P a g e
GCET
ECE Department
VIVA QUESTIONS:
1. What is a register?
Ans: Register is a small amount of storage available as part of a digital processor, such as a CPU. Such
registers are (typically) addressed by mechanisms other than main memory and can be accessed faster.
2. What is a shift register?
Ans: a shift register is a cascade of flip flops, sharing the same clock, in which the output
of each flip-flop is connected to the "data" input of the next flip-flop in the chain, resulting in
a circuit that shifts by one position the "bit array" stored in it, shifting in the data present at its
input and shifting out the last bit in the array, at each transition of the clock input.
3. What are the operations performed by a shift register?
Ans: Shift registers operate in one of four different modes with the basic movement of data
through a shift register being:
Serial-in to Parallel-out (SIPO) - the register is loaded with serial data, one bit at a
Serial-in to Serial-out (SISO) - the data is shifted serially IN and OUT of the
register, one bit at a time in either a left or right direction under clock control.
Parallel-in to Serial-out (PISO) - the parallel data is loaded into the register
simultaneously and is shifted out of the register serially one bit at a time under clock
control.
the register, and transferred together to their respective outputs by the same clock pulse.
4. What is a Universal Shift register?
Ans: A universal shift register is an integrated logic circuit that can transfer data in three
different modes. Like a parallel register it can load and transmit data in parallel.
5. All the operations in a digital system are performed on --------------.
Ans: All the operations in a digital system are performed on registers.
ECE Department
8.
122 | P a g e
GCET
ECE Department
123 | P a g e
GCET
ECE Department
EXPERIMENT: 12
3 - 8 DECODER- 74138
AIM: To study and verify the truth table for 3 - 8 decoder using IC 74138.
APPARATUS:
1.
2.
3.
4.
IC 74138.
Bread board trainer kit
Patch cords
Connecting wires
PIN DIAGRAM:
n
Decoder is the combinational circuit which contains n input lines to 2 output
lines. The decoder is used for converting the binary code into the octal code. The IC74138
is the 3*8 decoder which contains three inputs and eight outputs and also three enables out
of them two are active low and one is active high. Decoders are used in the circuit where
required to get more outputs than that of the inputs which also used in the chip designing
process for reducing the IC chip area.
124 | P a g e
GCET
ECE Department
LOGIC SYMBOL:
Select lines
ECE Department
TRUTH TABLE:
ECE Department
10. When all inputs are high O71 will be low and all other will be high based on the code.
11. When all the inputs are high O7 will be low indicating the selection output 7 as the input code
is 111.
PRECAUTIONS:
1. All the pins should be identified properly.
2. Supply voltage should not exceed +5v.
3. Avoid loose connections on the bread board.
127 | P a g e
GCET
ECE Department
VIVA QUESTIONS:
1. What is decoder?
Ans: A decoder is a device which does the reverse operation of an encoder, undoing the
encoding so that the original information can be retrieved. The same method used to
encode is usually just reversed in order to decode. It is a combinational circuit that
n
converts binary information from n input lines to a maximum of 2 unique output lines
2. What is a encoder?
Ans: An encoder is a device, circuit, transducer, software program, algorithm or
person that converts information from one format or code to another, for the purposes of
standardization, speed, secrecy, security, or saving space by shrinking size
3. For a 2- I/P decoder how much Outputs are produced?
Ans: 4.
4. A decoder with n input produces max. of number of minterms.
n
Ans: 2
5. The general representation of an encoder is?
Ans: The general representation of an encoder is for economical realization,
decoder is used to realize a function which contain (Less no. of dont cares)
6. Difference between demultiplexer and decoder.
Ans: Decoder is one to many outputs.
128 | P a g e
GCET
ECE Department
EXPERIMENT: 13
Circuit diagram:
129 | P a g e
GCET
ECE Department
LOGIC DIAGRAM
TRUTH TABLE:
ECE Department
THEORY:
Comparing two binary words for equality is a commonly used operation in
computer systems and device interfaces. A circuit that compares two binary words and
indicates whether they are equal is called a comparator. Some comparators interpret their
input words as signed or unsigned numbers and also indicate an arithmetic relationship
(greater or less than) between the words. These devices are often called magnitude
comparators. A 1-bit Comparator is designed using Ex-OR and Ex-NOR gates. The
outputs of 4 XOR gates are ORed to create a 4-bit comparator. The IC 7485 is 4-bit
magnitude comparator. With respect to the 8 inputs 3 inputs are cascaded inputs. After the
8 input operations are performed further the outputs are based on the cascaded inputs.
Features:
Typical power dissipation 52 mW
Typical delay (4-bit words) 24 ns
PROCEDURE:
1. Connect the circuit as shown in circuit diagram fig 13.2.
2. Give the input pins A [A3, A2, A1, A0] and B [B3, B2, B1, B0] according to each case
mentioned in the function table 13.1.
RESULT: Hence, the operation of 4-bit magnitude comparator is verified using IC74LS85.
131 | P a g e
GCET
ECE Department
VIVA QUESTIONS:
1. What is Magnitude Comparator?
Ans: A digital comparator or magnitude comparator is a hardware electronic device
that takes two numbers as input in binary form and determines whether one number is
greater than, less than or equal to the other number.
2. To form a 12 - bit comparator how many 4-bit comparators are connected in cascaded
form.
Ans: 3
3. The IC 7485 is a package and is a ____ comparator.
Ans: 4
4. How many cascaded input are there for a 4-bit comparator.
Ans: 3
5. Which gate is best used as a basic comparator?
Ans: Exclusive OR gate.
6. How many Exclusive NOR gates would be required for a 8 bit comparator circuit?
Ans: 8
132 | P a g e
GCET
ECE Department
EXPERIMENT 14
IC 74151, IC 74155.
IC trainer kit.
Patch cords.
Connecting wires.
PIN DIAGRAM
133 | P a g e
GCET
ECE Department
134 | P a g e
GCET
ECE Department
TRUTH TABLE
135 | P a g e
GCET
ECE Department
ECE Department
THEORY:
A multiplexer is a digital switch- it connects data from one of n sources to its output. An
8x1 is multiplexer consists of 3 input lines as select lines and 8 input lines and 1 output line. A
multiplexer is a unidirectional device which follows the data from input lines to output lines.
Multiplexers are obviously useful device in any application in which data must be multiple
source to destination. A common application in computers is the mux between the processors
registers and its ALU.
PROCEDURE:
1. Connections are made as per logic diagram shown in fig 14.3
2. Connect the inputs D0 to D7.
3. Apply inputs / data to select inputs and verify outputs according to truth table.
PRECAUTIONS:
1. All the pins should be identified properly.
2. Supply voltage should not exceed +5v.
3. Avoid loose connections on the bread board.
n-1
-to-1
multiplexer and a single inverter (e.g 4-to-1 mux to implement 3 variable functions) as
follows.
2. Multiplexer is represented by?
Ans: Multiplexer is represented by number of inputs x number of outputs as 2" x 1
MUX, l-of-2n MUX (or) 4-to-l-line MUX.
3. De multiplexer is represented by?
Ans: A multiplexer (or MUX) is a device that selects one of several
analog or digital input signals and forwards the selected input into a single line. A
n
multiplexer of 2 inputs has n select lines, which are used to select which input line
to send to the output
4. Could you design 3-variable functions with one 74151 MUX IC? How?
137 | P a g e
GCET
ECE Department
F(x1,x2,x3,x4) = (0,1,2,3,4,9,13,14,15)
using a single
138 | P a g e
GCET
ECE Department
Experiment 15
STUDY OF RAM IC 74189
AIM: - To study the operation of the RAM IC 74189.
APPARATUS: - 1. RAM IC 74189 Trainer kit.
2. Connecting wires.
PIN DIAGRAM:
139 | P a g e
GCET
ECE Department
The memory Enable pin is used to select 1- of-n ICs i.e. like a Chip Select
signal.
For simply city, the memory enable pin is permanently held low.
The address lines are given through an up /down counter with preset capability.
The set address switch is held high to allow the user choose any location in the
RAM, using the address bits.
The address and data bits are used to set an address and enter the data.
The Read/Write switch is used to write data on to the RAM.
WRITE OPERATION: 1. Assume that the following data has to be written on to the RAM. The address and data are
given in the hexadecimal format.
2. Position the Stack/Queue switch in the Queueposition.
3. Position the Read/Write switch in the Write position to enable the entry of data in to
the RAM.
4. Position the Set Address switch in the 1 position to allow random access of memory.
5. Set the desired address (any address at random) using the address bit switches.
6. Set the desired data (refer table for the data to be entered in each location) using the data bit
switches.
7. Observe that the data is indicated by the LEDs (D3 toD0). This is because the data is written
on to the RAM.
8. Also observe that the data is indicated by the data outputs is the compliment of the data input
(refer truth table condition ME =L and WE=L) .
9. After each data entry, make a note of the location where data is entered. This is to make sure
that we are not re entering data in the same location.
10. Repeat steps 4 and 5 until data has been entered in all the addresses listed in the above table
11. Position the Read/Write switch in the Read position, to disable data entry.
12. This completes data entry.
140 | P a g e
GCET
ECE Department
RESULT: Hence, the operation of the RAM Ic7489 has been verified.
141 | P a g e
GCET
ECE Department
Viva Questions:
1. What is RAM?
Ans: RAM (pronounced ramm) is an acronym for random access memory, a type of
computer memory that can be accessed randomly; that is, any byte of memory can be
accessed without touching the preceding bytes. RAM is the most common type of
memory found in computers and other devices, such as printers.
2. Give the applications of the RAM?
Ans:
There are main types of RAM: SDRAM, DDR and Rambus DRAM.
142 | P a g e
GCET
ECE Department
143 | P a g e
GCET
ECE Department
Experiment 16
Stack and Queue implementation using RAM 74189
AIM: - To study the operation of the RAM IC 74189.
APPARATUS: - 1. RAM IC 74189 Trainer kit.
2. Connecting wires.
PIN DIAGRAM:
PROCEDURE:
This experiment has 3 stages Clearing the memory, data entry (Write operation) and
data verification (Read operation).
CLEARING THE MEMORY:
The RAM IC 7489 is a volatile memory. This means that it will lose the data stored in it, on loss
of power. However, this does not mean that the content of the memory becomes 0h, but not
always. The RAM IC 7489 does not come with a Clear Memory signal. The memory has to be
cleared manually.
ECE Department
Result: Hence the Stack and Queue is implemented using RAM 74189
145 | P a g e
GCET
ECE Department
Additional
Experiments
146 | P a g e
GCET
ECE Department
147 | P a g e
GCET
ECE Department
148 | P a g e
GCET
ECE Department
149 | P a g e
GCET
ECE Department
150 | P a g e
GCET
ECE Department
151 | P a g e
GCET
ECE Department
152 | P a g e
GCET
ECE Department
Design
Experiments
153 | P a g e
GCET
ECE Department
154 | P a g e
GCET
ECE Department
Equations:
Q =fo/BW
But BW = (fH-fL)
Q = fo/(fH-fL)
Fo = fHfL
155 | P a g e
GCET
ECE Department
Filter Response:
156 | P a g e
GCET
ECE Department
157 | P a g e
GCET
ECE Department
158 | P a g e
GCET
ECE Department
159 | P a g e
GCET
ECE Department
160 | P a g e
GCET
ECE Department
161 | P a g e
GCET
ECE Department
Open
Experiments
162 | P a g e
GCET
ECE Department
163 | P a g e
GCET
ECE Department
164 | P a g e
GCET
ECE Department
165 | P a g e
GCET
ECE Department
166 | P a g e
GCET
ECE Department
167 | P a g e
GCET
ECE Department
168 | P a g e
GCET
ECE Department
169 | P a g e
GCET
ECE Department
170 | P a g e
GCET
ECE Department
References
171 | P a g e
GCET
ECE Department
QUESTION
BANK
172 | P a g e
GCET
ECE Department
Matched devices.
2.Write down the various processes used to fabricate ICs using silicon planar
technology.
Epitaxial growth
Oxidation.
Photolithography.
Diffusion.
Ion implantation.
Isolation.
Metallization.
It is a good conductor.
Dual-in-line package.
GCET
ECE Department
Bandwidth is infinity.
Zero offset.
More economical than resistors in terms of die area required to provide bias
currents of small value.
174 | P a g e
GCET
ECE Department
When used as load element, the high incremental resistance of current source results in
high voltage gains at low supply voltages.
13. What is the advantage of widlar current source over constant current
source?
Using constant current source output current of small magnitude (micro amp range)
is not attainable due to the limitations in chip area. Widlar current source is useful for
obtaining small output currents. Sensitivity of widlar current source is less compared to
constant current source.
14. Mention the advantages of Wilson current source.
15.
Define sensitivity.
Sensitivity is defined as the percentage or fractional change in output current per
percentage or fractional change in power-supply voltage.
ECE Department
21.
Define sensitivity.
Sensitivity is defined as the percentage or fractional change in output current per
percentage or fractional change in power-supply voltage.
22. Difference between open loop gain and closed loop gain in practical op-amps,
what is the effect of high frequency on its performance?
The open-loop gain of op -amp decreases at higher frequencies due to the presence of
parasitic capacitance. The closed-loop gain increases at higher frequencies and leads to
instability.
23. What is the need for frequency compensation in practical op-amps?
Frequency compensation is needed when large bandwidth and lower closed loop gain is
desired. Compensating networks are used to control the phase shift and hence to improve the
stability.
24. Mention the frequency compensation methods.
Dominant-pole compensation
Pole-zero compensation.
ECE Department
input.
177 | P a g e
GCET
ECE Department
Rectifier, peak detector, clipper, clamper, sample and hold circuit, log amplifier, anti
log amplifier, multiplier are some of the non linear op-amp circuits.
36. What are the areas of application of non-linear op- amp circuits?
Industrial instrumentation
Communication
Signal processing
High CMRR
Low DC Offset
Analog computation may require functions such as lnx, log x, sin hx etc. These
functions can be performed by log amplifiers
Log amplifier can perform direct dB display on digital voltmeter and spectrum
analyzer
178 | P a g e
GCET
ECE Department
The input impedance decreases with increase in frequency, thereby making the circuit
sensitive to high frequency noise.
Phase detector
44. What is a Schmitt trigger?
Schmitt trigger is a regenerative comparator. It converts sinusoidal input into a square
wave output. The output of Schmitt trigger swings between upper and lower threshold voltages,
which are the reference voltages of the input waveform.
45. What is a multivibrator?
Multivibrators are a group of regenerative circuits that are used extensively in timing
applications. It is a wave shaping circuit which gives symmetric or asymmetric square output. It
has two states either stable or quasi- stable depending on the type of multivibrato.
46.What is an astable multivibrator?
Astable multivibrator is a free running oscillator having two quasi-stable states. Thus,
there is oscillations between these two states and no external signal are required to produce the
change in state.
47.What is a bistable multivibrator?
Bistable multivibrator is one that maintains a given output voltage level unless an
external trigger is applied. Application of an external trigger signal causes a change of state,
179 | P a g e
GCET
ECE Department
and this output level is maintained indefinitely until a second trigger is applied. Thus, it
requires two external triggers before it returns to its initial state.
48. What are the characteristics of a comparator?
Speed of operation
Accuracy
Compatibility of the output
49 .What is a filter?
Filter is a frequency selective circuit that passes signal of specified band of frequencies
and attenuates the signals of frequencies outside the band.
50. What are the demerits of passive filters?
Passive filters works well for high frequencies. But at audio frequencies, the inductors
become problematic, as they become large, heavy and expensive. For low frequency more
number of turns of wire must be used which in turn adds to the series resistance degrading
inductors performance ie, low Q, resulting in high power dissipation.
180 | P a g e
GCET
ECE Department
Radar synchronization
Satellite communication systems
air borne navigational systems
FM communication systems
Computers.
Phase detector/comparator
Error amplifier
55. What are the three stages through which PLL operates?
Free running
181 | P a g e
GCET
ECE Department
Capture
Locked/ tracking
ECE Department
62. What are the problems associated with switch type phase detector?
The output voltage Ve is proportional to the input signal
amplitude. This is undesirable because it makes phase detector gain and
loop gain dependent on the input signal amplitude. The output is
proportional to cos making it non linear.
63.What is a voltage controlled oscillator?
Voltage controlled oscillator is a free running multivibrator
operating at a set frequency called the free running frequency. This
frequency can be shifted to either side by applying a dc control voltage and
the frequency deviation is proportional to the dc control voltage.
64. On what parameters does the free running frequency of VCO depend
on?
Frequency multiplication/division
183 | P a g e
GCET
ECE Department
Frequency translation
AM detection
FM demodulation
FSK demodulation.
ECE Department
ECE Department
ECE Department
187 | P a g e
GCET
ECE Department
Oscillator
pulse generator
ramp and square wave generator
mono-shot multivibrator
burglar alarm
Traffic light control.
188 | P a g e
GCET
ECE Department
Pulse-position modulator
Frequency divider
FSK generator
Pulse-position modulator
Switching regulators.
ECE Department
other side.
100.What is a linear voltage regulator?
Series or linear regulator uses a power transistor connected in
series between the unregulated dc input and the load and it conducts in
the linear region .The output voltage is controlled by the continuous
voltage drop taking place across the series pass transistor.
101.What is a switching regulator?
Switching regulators are those which operate the power transistor as
a high frequency on/off switch, so that the power transistor does not
conduct current continuously. This gives improved efficiency over series
regulators.
102. What are the advantages of IC voltage regulators?
Low cost
High reliability
Reduction in size
Excellent performance
ECE Department
ECE Department
Double tuned
Stagger tuned
Large signal tuned amplifier.
192 | P a g e
GCET
ECE Department
Data
Sheets
193 | P a g e
GCET
ECE Department