Beruflich Dokumente
Kultur Dokumente
CY8C24223, CY8C24423
Features
PSoC CORE
System Bus
SROM
Flash 4K
Interrupt
Controller
Sleep and
Watchdog
Analog
Drivers
DIGITAL SYSTEM
Digital
Clocks
ANALOG SYSTEM
Digital
Block Array
Analog
Block
Array
(1 Rows,
4 Blocks)
(2 Columns,
6 Blocks)
Multiply
Accum.
I2C
System Resets
Analog
Ref
Analog
Input
Muxing
Internal
Voltage
Ref.
Switch
Mode
Pump
SYSTEM RESOURCES
408-943-2600
Revised December 11, 2008
[+] Feedback
CY8C24123
CY8C24223, CY8C24423
PSoC Functional Overview
Digital System
Port 2
To Analog
System
DIGITAL SYSTEM
Digital PSoC Block Array
Row 0
Row Input
Configuration
Port 0
To System Bus
Digital Clocks
From Core
PSoC Core
Port 1
DBB00
DBB01
DCB02
4
DCB03
4
GIE[7:0]
GIO[7:0]
Global Digital
Interconnect
Row Output
Configuration
8
8
GOE[7:0]
GOO[7:0]
PWMs (8 to 32 bit)
Counters (8 to 32 bit)
Timers (8 to 32 bit)
Page 2 of 43
[+] Feedback
CY8C24123
CY8C24223, CY8C24423
DTMF dialer
Modulators
Correlators
Peak detectors
P0[6]
P0[5]
P0[4]
P0[3]
P0[2]
P0[1]
P0[0]
AGNDIn RefIn
Analog System
P2[3]
P2[6]
P2[4]
P2[1]
P2[2]
P2[0]
ACI0[1:0]
ACI1[1:0]
Block Array
ACB00
ACB01
ASC10
ASD11
ASD20
ASC21
Analog Reference
Interface to
Digital System
RefHi
RefLo
AGND
Reference
Generators
AGNDIn
RefIn
Bandgap
Page 3 of 43
[+] Feedback
CY8C24123
CY8C24223, CY8C24423
Getting Started
The I2C module provides 100 and 400 kHz communication over
two wires. Slave, master, and multi-master modes are all
supported.
Low Voltage Detection (LVD) interrupts can signal the application of falling voltage levels, while the advanced POR (Power
On Reset) circuit eliminates the need for a system supervisor.
Development Kits
Development Kits are available from the following distributors:
Digi-Key, Avnet, Arrow, and Future. The Cypress Online Store
contains development kits, C compilers, and all accessories for
PSoC development. Go to the Cypress Online Store web site at
http://www.cypress.com, click the Online Store shopping cart
icon at the bottom of the web page, and click PSoC (Programmable System-on-Chip) to view a current list of available items.
Technical Training
Free PSoC technical training is available for beginners and is
taught by a marketing or application engineer over the phone.
PSoC training classes cover designing, debugging, advanced
analog, and application-specific classes covering topics, such as
PSoC and the LIN bus. Go to http://www.cypress.com, click on
Design Support located on the left side of the web page, and
select Technical Training for more details.
Consultants
Analog
Blocks
12
Application Notes
CY8C27x66 up to 2
44
12
12
CY8C27x43 up to 2
44
12
12
CY8C24x23 up to 1
24
12
CY8C22x13 up to 1
16
Analog
Outputs
12
Analog
Inputs
16
Digital
Blocks
CY8C29x66 up to 4
64
Digital
Rows
PSoC Part
Number
Digital
IO
Analog
Columns
Technical Support
Page 4 of 43
[+] Feedback
CY8C24123
CY8C24223, CY8C24423
Development Tools
Device Editor
Graphical Designer
Interface
Context
Sensitive
Help
Application
Database
Application Editor
PSoCTM
Designer
Core
Engine
Project
Database
PSoC
Configuration
Sheet
Manufacturing
Information
File
User
Modules
Library
Emulation
Pod
The Design Browser allows users to select and import preconfigured designs into the users project. Users can easily browse
a catalog of preconfigured designs to facilitate time-to-design.
Examples provided in the tools include a 300-baud modem, LIN
Bus master and slave, fan controller, and magnetic card reader.
Importable
Design
Database
Device
Database
Design Browser
Results
Commands
PSoC TM
Designer
In-Circuit
Emulator
Device
Programmer
Page 5 of 43
[+] Feedback
CY8C24123
CY8C24223, CY8C24423
Debugger
The PSoC Designer Debugger subsystem provides hardware
in-circuit emulation, allowing the designer to test the program in
a physical system while providing an internal view of the PSoC
device. Debugger commands allow the designer to read and
program and read and write data memory, read and write IO
registers, read and write CPU registers, set and clear breakpoints, and provide program run, halt, and step control. The
debugger also allows the designer to create a trace buffer of
registers and memory locations of interest.
Online Help System
The online help system displays online, context-sensitive help
for the user. Designed for procedural and quick reference, each
functional subsystem has its own context-sensitive help. This
system also provides tutorials and links to FAQs and an Online
Support Forum to aid the designer in getting started.
Hardware Tools
In-Circuit Emulator
A low cost, high functionality ICE (In-Circuit Emulator) is
available for development support. This hardware has the
capability to program single devices.
The emulator consists of a base unit that connects to the PC by
way of the parallel or USB port. The base unit is universal and
operates with all PSoC devices. Emulation pods for each device
family are available separately. The emulation pod takes the
place of the PSoC device in the target board and performs full
speed (24 MHz) operation.
Figure 4. PSoC Development Tool Kit
Page 6 of 43
[+] Feedback
CY8C24123
CY8C24223, CY8C24423
Acronyms Used
Device Editor
User
Module
Selection
Placement
and
Parameter
-ization
Source
Code
Generator
Application Editor
Source
Code
Editor
Build
Manager
Table 2. Acronyms
Description
AC
alternating current
ADC
analog-to-digital converter
API
CPU
CT
continuous time
DAC
digital-to-analog converter
DC
direct current
Debugger
Interface
to ICE
The following table lists the acronyms that are used in this
document.
Acronym
Generate
Application
Project
Manager
Document Conventions
Storage
Inspector
Event &
Breakpoint
Manager
FSR
GPIO
general purpose IO
IO
input/output
IPOR
LSb
least-significant bit
LVD
MSb
most-significant bit
PC
program counter
POR
power on reset
PPOR
PSoC
Programmable System-on-Chip
PWM
RAM
ROM
SC
switched capacitor
SMP
Units of Measure
A units of measure table is located in the Electrical Specifications
section. Table 7 on page 11 lists all the abbreviations used to
measure the PSoC devices.
Numeric Naming
Hexadecimal numbers are represented with all letters in
uppercase with an appended lowercase h (for example, 14h or
3Ah). Hexadecimal numbers may also be represented by a 0x
prefix, the C coding convention. Binary numbers have an
appended lowercase b (for example, 01010100b or
01000011b). Numbers not indicated by an h or b are decimal.
Page 7 of 43
[+] Feedback
CY8C24123
CY8C24223, CY8C24423
Pinouts
The CY8C24x23 PSoC device is available in a variety of packages which are listed and illustrated in the following tables. Every port
pin (labeled with a P) is capable of Digital IO. However, Vss, Vdd, SMP, and XRES are not capable of Digital IO.
Description
IO
IO
P0[5]
IO
IO
P0[3]
IO
P1[1]
Vss
Ground connection
Power
IO
IO
IO
P1[0]
P0[2]
P0[4]
Vdd
Supply voltage
Power
8
1
2 PDIP 7
3SOIC6
5
4
Vdd
P0[4], AI
P0[2], AI
P1[0], XTALout, I2C SDA
Description
IO
P0[7]
IO
IO
P0[5]
IO
IO
P0[3]
IO
I
Power
P0[1]
SMP
IO
P1[7]
IO
P1[5]
IO
P1[3]
IO
10
Power
P1[1]
Vss
Ground connection
Crystal Output (XTALout), I2C Serial Data (SDA)
11
IO
P1[0]
12
IO
P1[2]
13
IO
P1[4]
14
IO
P1[6]
15
Input
1
2
3
4
5
6
7
8
9
10
PDIP
SSOP
SOIC
20
19
18
17
16
15
14
13
12
11
Vdd
P0[6], AI
P0[4], AI
P0[2], AI
P0[0], AI
XRES
P1[6]
P1[4], EXTCLK
P1[2]
P1[0], XTALout, I2C SDA
IO
P0[0]
17
IO
P0[2]
18
IO
P0[4]
19
IO
I
Power
AI, P0[7]
AIO, P0[5]
AIO, P0[3]
AI, P0[1]
SMP
I2C SCL, P1[7]
I2C SDA, P1[5]
P1[3]
I2C SCL, XTALin, P1[1]
Vss
16
20
P0[6]
Vdd
Supply voltage
Page 8 of 43
[+] Feedback
CY8C24123
CY8C24223, CY8C24423
Type
Pin
Description
Digital Analog Name
IO
I
P0[7] Analog column mux input
IO
IO
P0[5] Analog column mux input and column
output
IO
IO
P0[3] Analog column mux input and column
output
IO
I
P0[1] Analog column mux input.
IO
P2[7]
IO
P2[5]
IO
I
P2[3] Direct switched capacitor block input
IO
I
P2[1] Direct switched capacitor block input
Power
SMP Switch Mode Pump (SMP) connection to
external components required
IO
P1[7] I2C Serial Clock (SCL)
IO
P1[5] I2C Serial Data (SDA)
IO
P1[3]
IO
P1[1] Crystal Input (XTALin), I2C Serial Clock
(SCL)
Power
Vss
Ground connection
IO
P1[0] Crystal Output (XTALout), I2C Serial
Data (SDA)
IO
P1[2]
IO
P1[4] Optional External Clock Input (EXTCLK)
IO
P1[6]
Input
XRES Active high external reset with internal
pull down
IO
I
P2[0] Direct switched capacitor block input
IO
I
P2[2] Direct switched capacitor block input
IO
P2[4] External Analog Ground (AGND)
IO
P2[6] External Voltage Reference (VRef)
IO
I
P0[0] Analog column mux input
IO
I
P0[2] Analog column mux input
IO
I
P0[4] Analog column mux input
IO
I
P0[6] Analog column mux input
Power
Vdd
Supply voltage
1
2
3
4
5
6
7
8
9
10
11
12
13
14
PDIP
SSOP
SOIC
28
27
26
25
24
23
22
21
20
19
18
17
16
15
Vdd
P0[6], AI
P0[4], AI
P0[2], AI
P0[0], AI
P2[6], External VRef
P2[4], External AGND
P2[2], AI
P2[0], AI
XRES
P1[6]
P1[4], EXTCLK
P1[2]
P1[0], XTALout, I2C SDA
Page 9 of 43
[+] Feedback
CY8C24123
CY8C24223, CY8C24423
IO
IO
P1[7]
P1[5]
NC
P1[3]
P1[1]
IO
IO
12
13
IO
Vss
P1[0]
14
15
IO
IO
P1[2]
P1[4]
16
17
18
Power
IO
Input
19
20
21
22
23
24
25
26
27
28
29
30
IO
IO
IO
IO
IO
IO
I
I
IO
IO
I
I
IO
IO
I
IO
31
IO
IO
32
IO
I
I
Power
P2[7]
P2[5]
AI, P2[3]
AI, P2[1]
Vss
SMP
I2C SCL, P1[7]
I2C SDA, P1[5]
P0[4], AI
NC
P0[1], AI
P0[3], AIO
P0[5], AIO
P0[7], AI
Vdd
P0[6], AI
32
31
30
29
28
27
26
25
P2[7]
P2[5]
P2[3]
P2[1]
Vss
SMP
Description
1
2
3
4
5
6
7
8
MLF
(Top View)
24
23
22
21
20
19
18
17
9
10
11
12
13
14
15
16
7
8
9
10
11
Pin
Name
P0[2], AI
P0[0], AI
P2[6], External VRef
P2[4], External AGND
P2[2], AI
P2[0], AI
XRES
P1[6]
NC
P1[3]
I2C SCL, XTALin, P1[1]
Vss
I2C SDA, XTALout, P1[0]
P1[2]
EXTCLK, P1[4]
NC
Type
Pin
No. Digital Analog
1
IO
2
IO
3
IO
I
4
IO
I
5
Power
6
Power
NC
P1[6]
XRES Active high external reset with
internal pull down
P2[0] Direct switched capacitor block input
P2[2] Direct switched capacitor block input
P2[4] External Analog Ground (AGND)
P2[6] External Voltage Reference (VRef)
P0[0] Analog column mux input
P0[2] Analog column mux input
NC
No connection. Do not use.
P0[4] Analog column mux input
P0[6] Analog column mux input
Vdd
Supply voltage
P0[7] Analog column mux input
P0[5] Analog column mux input and
column output
P0[3] Analog column mux input and
column output
P0[1] Analog column mux input
Page 10 of 43
[+] Feedback
CY8C24123
CY8C24223, CY8C24423
Register Reference
Register Conventions
Abbreviations Used
The register conventions specific to this section are listed in the
following table.
Table 7. Abbreviations
Convention
Description
RW
Page 11 of 43
[+] Feedback
CY8C24123
CY8C24223, CY8C24423
Access
Addr
(0,Hex)
Name
Access
Addr
(0,Hex)
Name
Access
Addr
(0,Hex)
Name
Access
Addr
(0,Hex)
Name
PRT0DR
00
RW
40
ASC10CR0
80
RW
C0
PRT0IE
01
RW
41
ASC10CR1
81
RW
C1
PRT0GS
02
RW
42
ASC10CR2
82
RW
C2
PRT0DM2
03
RW
43
ASC10CR3
83
RW
C3
PRT1DR
04
RW
44
ASD11CR0
84
RW
C4
PRT1IE
05
RW
45
ASD11CR1
85
RW
C5
PRT1GS
06
RW
46
ASD11CR2
86
RW
C6
PRT1DM2
07
RW
47
ASD11CR3
87
RW
C7
PRT2DR
08
RW
48
88
C8
PRT2IE
09
RW
49
89
C9
PRT2GS
0A
RW
4A
8A
CA
PRT2DM2
0B
RW
4B
8B
CB
0C
4C
8C
CC
0D
4D
8D
CD
0E
4E
8E
CE
0F
4F
8F
10
50
ASD20CR0
90
RW
D0
11
51
ASD20CR1
91
RW
D1
12
52
ASD20CR2
92
RW
D2
13
53
ASD20CR3
93
RW
D3
14
54
ASC21CR0
94
RW
D4
15
55
ASC21CR1
95
RW
16
56
ASC21CR2
96
RW
I2C_CFG
D6
RW
17
57
ASC21CR3
97
RW
I2C_SCR
D7
18
58
98
I2C_DR
D8
RW
19
59
99
I2C_MSCR
D9
1A
5A
9A
INT_CLR0
DA
RW
1B
5B
9B
INT_CLR1
DB
RW
1C
5C
9C
1D
5D
9D
INT_CLR3
DD
RW
1E
5E
9E
INT_MSK3
DE
RW
1F
5F
9F
AMX_IN
DC
DF
20
A0
INT_MSK0
E0
DBB00DR1
21
61
A1
INT_MSK1
E1
RW
DBB00DR2
22
RW
62
A2
INT_VC
E2
RC
DBB00CR0
23
ARF_CR
63
RW
A3
RES_WDT
E3
DBB01DR0
24
CMP_CR0
64
A4
DEC_DH
E4
RC
DBB01DR1
25
ASY_CR
65
A5
DEC_DL
E5
RC
DBB01DR2
26
RW
CMP_CR1
66
RW
A6
DEC_CR0
E6
RW
DBB01CR0
27
67
A7
DEC_CR1
E7
RW
DCB02DR0
28
68
A8
MUL_X
E8
DCB02DR1
29
69
A9
MUL_Y
E9
DCB02DR2
2A
RW
6A
AA
MUL_DH
EA
DCB02CR0
2B
6B
AB
MUL_DL
EB
DCB03DR0
2C
6C
AC
ACC_DR1
EC
RW
DCB03DR1
2D
6D
AD
ACC_DR0
ED
RW
RW
D5
DBB00DR0
60
CF
RW
Page 12 of 43
[+] Feedback
CY8C24123
CY8C24223, CY8C24423
Access
Addr
(0,Hex)
Name
Access
Addr
(0,Hex)
Name
Access
Addr
(0,Hex)
Name
Access
Addr
(0,Hex)
Name
DCB03DR2
2E
RW
6E
AE
ACC_DR3
EE
RW
DCB03CR0
2F
6F
AF
ACC_DR2
EF
RW
30
ACB00CR3
70
RW
RDI0RI
B0
RW
F0
31
ACB00CR0
71
RW
RDI0SYN
B1
RW
F1
32
ACB00CR1
72
RW
RDI0IS
B2
RW
F2
33
ACB00CR2
73
RW
RDI0LT0
B3
RW
F3
34
ACB01CR3
74
RW
RDIOLT1
B4
RW
F4
35
ACB01CR0
75
RW
RDI0RO0
B5
RW
F5
36
ACB01CR1
76
RW
RDI0RO1
B6
RW
37
ACB01CR2
77
RW
B7
F6
CPU_F
F7
RL
38
78
B8
F8
39
79
B9
F9
3A
7A
BA
FA
3B
7B
BB
FB
3C
7C
BC
FC
3D
7D
BD
3E
7E
BE
CPU_SCR1
FE
3F
7F
BF
CPU_SCR0
FF
FD
Access
Addr
(1,Hex)
Name
Access
Addr
(1,Hex)
Name
Access
Addr
(1,Hex)
Name
Access
Addr
(1,Hex)
Name
PRT0DM0
00
RW
40
ASC10CR0
80
RW
C0
PRT0DM1
01
RW
41
ASC10CR1
81
RW
C1
PRT0IC0
02
RW
42
ASC10CR2
82
RW
C2
PRT0IC1
03
RW
43
ASC10CR3
83
RW
C3
PRT1DM0
04
RW
44
ASD11CR0
84
RW
C4
PRT1DM1
05
RW
45
ASD11CR1
85
RW
C5
PRT1IC0
06
RW
46
ASD11CR2
86
RW
C6
PRT1IC1
07
RW
47
ASD11CR3
87
RW
C7
PRT2DM0
08
RW
48
88
C8
PRT2DM1
09
RW
49
89
C9
PRT2IC0
0A
RW
4A
8A
CA
PRT2IC1
0B
RW
4B
8B
CB
0C
4C
8C
CC
0D
4D
8D
CD
0E
4E
8E
CE
0F
4F
8F
10
50
ASD20CR0
90
RW
GDI_O_IN
D0
RW
11
51
ASD20CR1
91
RW
GDI_E_IN
D1
RW
12
52
ASD20CR2
92
RW
GDI_O_OU
D2
RW
13
53
ASD20CR3
93
RW
GDI_E_OU
D3
RW
14
54
ASC21CR0
94
RW
D4
15
55
ASC21CR1
95
RW
D5
16
56
ASC21CR2
96
RW
D6
CF
Page 13 of 43
[+] Feedback
CY8C24123
CY8C24223, CY8C24423
ASC21CR3
97
RW
Access
Addr
(1,Hex)
Name
Access
Addr
(1,Hex)
Name
Access
Addr
(1,Hex)
Name
Access
Addr
(1,Hex)
Name
17
57
18
58
98
D7
D8
19
59
99
D9
1A
5A
9A
DA
1B
5B
9B
DB
1C
5C
9C
1D
5D
9D
OSC_GO_EN
DD
RW
1E
5E
9E
OSC_CR4
DE
RW
1F
5F
9F
OSC_CR3
DF
RW
DC
DBB00FN
20
RW
CLK_CR0
60
RW
A0
OSC_CR0
E0
RW
DBB00IN
21
RW
CLK_CR1
61
RW
A1
OSC_CR1
E1
RW
DBB00OU
22
RW
ABF_CR0
62
RW
A2
OSC_CR2
E2
RW
AMD_CR0
63
RW
A3
VLT_CR
E3
RW
VLT_CMP
E4
23
DBB01FN
24
RW
64
A4
DBB01IN
25
RW
65
A5
E5
DBB01OU
26
RW
E6
27
AMD_CR1
66
RW
A6
ALT_CR0
67
RW
A7
E7
DCB02FN
28
RW
68
A8
IMO_TR
E8
DCB02IN
29
RW
69
A9
ILO_TR
E9
DCB02OU
2A
RW
6A
AA
BDG_TR
EA
RW
6B
AB
ECO_TR
EB
2B
DCB03FN
2C
RW
6C
AC
EC
DCB03IN
2D
RW
6D
AD
ED
DCB03OU
2E
RW
6E
AE
EE
6F
AF
2F
EF
30
ACB00CR3
70
RW
RDI0RI
B0
RW
F0
31
ACB00CR0
71
RW
RDI0SYN
B1
RW
F1
32
ACB00CR1
72
RW
RDI0IS
B2
RW
F2
33
ACB00CR2
73
RW
RDI0LT0
B3
RW
F3
34
ACB01CR3
74
RW
RDIOLT1
B4
RW
F4
35
ACB01CR0
75
RW
RDI0RO0
B5
RW
F5
36
ACB01CR1
76
RW
RDI0RO1
B6
RW
37
ACB01CR2
77
RW
B7
F6
CPU_F
F7
RL
38
78
B8
F8
39
79
B9
F9
3A
7A
BA
FA
3B
7B
BB
FB
3C
7C
BC
FC
3D
7D
BD
3E
7E
BE
CPU_SCR1
FE
3F
7F
BF
CPU_SCR0
FF
FD
Page 14 of 43
[+] Feedback
CY8C24123
CY8C24223, CY8C24423
Electrical Specifications
This section presents the DC and AC electrical specifications of the CY8C24x23 PSoC device. For latest electrical specifications,
http://www.cypress.com.
Specifications are valid for -40oC TA 85oC and TJ 100oC, except where noted. Specifications for devices running at greater than
12 MHz are valid for -40oC TA 70oC and TJ 82oC.
Figure 10. Voltage versus Operating Frequency
5.25
Vdd Voltage
lid ng
Va rati n
pe io
O Reg
4.75
3.00
93 kHz
CPU Frequency
12 MHz
24 MHz
The following table lists the units of measure that are used in this section.
Table 10. Units of Measure
Symbol
C
dB
fF
Hz
KB
Kbit
kHz
k
MHz
M
A
F
H
s
V
Vrms
Unit of Measure
degree Celsius
decibels
femto farad
hertz
1024 bytes
1024 bits
kilohertz
kilohm
megahertz
megaohm
micro ampere
micro farad
micro henry
microsecond
micro volts
micro volts root-mean-square
Symbol
W
mA
ms
mV
nA
ns
nV
W
pA
pF
pp
ppm
ps
sps
s
V
Unit of Measure
micro watts
milli-ampere
milli-second
milli-volts
nano ampere
nanosecond
nanovolts
ohm
pico ampere
pico farad
peak-to-peak
parts per million
picosecond
samples per second
sigma: one standard deviation
volts
Page 15 of 43
[+] Feedback
CY8C24123
CY8C24223, CY8C24423
IMIO
IMAIO
Min
-55
Typ
Max
+100
Units
Notes
o
C Higher storage temperatures
reduce data retention time.
o
+85
C
+6.0
V
Vdd + 0.5
V
Vdd + 0.5
V
+50
mA
+50
mA
200
Typ
Max
+85
+100
V
mA
Operating Temperature
Table 12. Operating Temperature
Symbol
Description
TA
Ambient Temperature
TJ
Junction Temperature
Min
-40
-40
Units
Notes
oC
oC
The temperature rise from ambient
to junction is package specific. See
Thermal Impedances per Package
on page 41. The user must limit the
power consumption to comply with
this requirement.
Page 16 of 43
[+] Feedback
CY8C24123
CY8C24223, CY8C24423
DC Electrical Characteristics
DC Chip-Level Specifications
The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V
and -40C TA 85C, or 3.0V to 3.6V and -40C TA 85C, respectively. Typical parameters apply to 5V and 3.3V at 25C and
are for design guidance only or unless otherwise specified.
Table 13. DC Chip-Level Specifications
Symbol
Description
Vdd
Supply Voltage
IDD
Supply Current
Min
3.00
Typ
Max
5.25
8
IDD3
Supply Current
3.3
6.0
ISB
6.5
ISBH
25
7.5
26
1.275
1.3
1.325
ISBXTL
ISBXTLH
VREF
Units
Notes
V
mA Conditions are Vdd = 5.0V, 25 oC,
CPU = 3 MHz, 48 MHz disabled. VC1
= 1.5 MHz, VC2 = 93.75 kHz,
VC3 = 93.75 kHz.
mA Conditions are Vdd = 3.3V, TA = 25
oC, CPU = 3 MHz, 48 MHz =
Disabled, VC1 = 1.5 MHz,
VC2 = 93.75 kHz, VC3 = 93.75 kHz.
A Conditions are with internal slow
speed oscillator, Vdd = 3.3V, -40 oC
<= TA <= 55 oC.
A Conditions are with internal slow
speed oscillator, Vdd = 3.3V,
55 oC < TA <= 85 oC.
A Conditions are with properly loaded,
1 W max, 32.768 kHz crystal. Vdd
= 3.3V, -40 oC <= TA <= 55 oC.
A Conditions are with properly loaded,
1W max, 32.768 kHz crystal.
Vdd = 3.3 V, 55 oC < TA <= 85 oC.
V
Trimmed for appropriate Vdd.
a. Standby current includes all functions (POR, LVD, WDT, Sleep Time) needed for reliable system operation. This must be compared with devices that have similar
functions enabled.
Page 17 of 43
[+] Feedback
CY8C24123
CY8C24223, CY8C24423
VOL
VIL
VIH
VH
IIL
CIN
COUT
Min
4
4
Vdd - 1.0
Typ
5.6
5.6
Max
8
8
0.75
2.1
60
1
3.5
0.8
3.5
10
Units
Notes
k
k
V
IOH = 10 mA, Vdd = 4.75 to 5.25V
(80 mA maximum combined IOH
budget)
V
IOL = 25 mA, Vdd = 4.75 to 5.25V
(150 mA maximum combined IOL
budget)
V
Vdd = 3.0 to 5.25
V
Vdd = 3.0 to 5.25
mV
nA Gross tested to 1 A
pF
Package and pin dependent.
Temp = 25oC
pF
Package and pin dependent.
Temp = 25oC
10
Description
Input Offset Voltage (absolute value) Low Power
Input Offset Voltage (absolute value) Mid Power
Min
Typ
1.6
VCMOA
Max
10
Units
mV
1.3
mV
1.2
7.0
20
4.5
7.5
35.0
9.5
0.0
0.5
Notes
mV
V/oC
pA
Gross tested to 1 A.
pF
Package and pin
dependent.
Temp = 25oC.
Vdd
V
The common-mode input
Vdd - 0.5
voltage range is
measured through an
analog output buffer. The
specification includes the
limitations imposed by
the characteristics of the
analog output buffer.
Page 18 of 43
[+] Feedback
CY8C24123
CY8C24223, CY8C24423
Description
Open Loop Gain
Power = Low
Power = Medium
Power = High
Min
Max
V
V
V
0.2
0.2
0.5
V
V
V
150
300
600
1200
2400
4600
200
400
800
1600
3200
6400
A
A
A
A
A
A
dB
60
60
80
Power = Medium
Power = High
ISOA
Supply Current (including associated AGND buffer)
Power = Low
Power = Medium
Typ
Units
Notes
dB
Specification is applicable at high power. For
all other bias modes
(except high power, high
opamp bias), minimum is
60 dB.
Page 19 of 43
[+] Feedback
CY8C24123
CY8C24223, CY8C24423
Min
Typ
Max
Units
1.65
1.32
10
8
mV
mV
7.0
35.0
V/oC
IEBOA
20
pA
Gross tested to 1 A.
CINOA
4.5
9.5
pF
VCMOA
0.2
Vdd - 0.2
GOLOA
dB
60
60
80
Specification is applicable
at high power. For all
other bias modes (except
high power, high opamp
bias), minimum is 60 dB.
VOSOA
Description
Input Offset Voltage (absolute value) Low Power
Input Offset Voltage (absolute value) Mid Power
High Power is 5 Volt Only
Vdd - 0.2
Vdd - 0.2
Vdd - 0.2
V
V
V
0.2
0.2
0.2
V
V
V
ISOA
150
300
600
1200
2400
4600
200
400
800
1600
3200
6400
A
A
A
A
A
A
PSRROA
50
dB
Notes
Page 20 of 43
[+] Feedback
CY8C24123
CY8C24223, CY8C24423
Description
Input Offset Voltage (Absolute Value)
Average Input Offset Voltage Drift
Common-Mode Input Voltage Range
Output Resistance
Power = Low
Power = High
VOHIGHOB High Output Voltage Swing (Load = 32 ohms to Vdd/2)
Power = Low
Power = High
VOLOWOB Low Output Voltage Swing (Load = 32 ohms to Vdd/2)
Power = Low
Power = High
ISOB
Supply Current Including Bias Cell (No Load)
Power = Low
Power = High
PSRROB Supply Voltage Rejection Ratio
Min
0.5
Typ
3
+6
Max
12
Vdd - 1.0
Units
mV
V/C
V
1
1
W
W
V
V
V
V
60
1.1
2.6
5.1
8.8
mA
mA
dB
Min
0.5
Typ
3
+6
-
Max
12
Vdd - 1.0
Units
mV
V/C
V
1
1
W
W
V
V
V
V
50
0.8
2.0
2.0
4.3
mA
mA
dB
Description
Input Offset Voltage (Absolute Value)
Average Input Offset Voltage Drift
Common-Mode Input Voltage Range
Output Resistance
Power = Low
Power = High
VOHIGHOB High Output Voltage Swing (Load = 1K ohms to Vdd/2)
Power = Low
Power = High
VOLOWOB Low Output Voltage Swing (Load = 1K ohms to Vdd/2)
Power = Low
Power = High
ISOB
Supply Current Including Bias Cell (No Load)
Power = Low
Power = High
PSRROB Supply Voltage Rejection Ratio
Page 21 of 43
[+] Feedback
CY8C24123
CY8C24223, CY8C24423
Description
Min
Typ
Max
Units
Notes
VPUMP 5V
5V Output voltage
4.75
5.0
5.25
VPUMP 3V
3V Output voltage
3.00
3.25
3.60
IPUMP
8
5
mA
mA
VBAT5V
1.8
5.0
VBAT3V
1.0
3.3
VBATSTART
1.1
VPUMP_Line
%VOa
VPUMP_Load
Load Regulation
%VOa
25
mVpp
Efficiency
35
50
FPUMP
Switching Frequency
1.3
MHz
DCPUMP
50
a. VO is the Vdd Value for PUMP Trip specified by the VM[2:0] setting in the DC POR and LVD Specification, Table 23 on page 25.
Vdd
C1
VBAT
SMP
Battery
PSoCTM
Vss
Page 22 of 43
[+] Feedback
CY8C24123
CY8C24223, CY8C24423
The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V
and -40C TA 85C, or 3.0V to 3.6V and -40C TA 85C, respectively. Typical parameters apply to 5V and 3.3V at 25C and
are for design guidance only or unless otherwise specified.
The guaranteed specifications are measured through the Analog Continuous Time PSoC blocks. The power levels for AGND refer to
the power of the Analog Continuous Time PSoC block. The power levels for RefHi and RefLo refer to the Analog Reference Control
register. The limits stated for AGND include the offset error of the AGND buffer local to the Analog Continuous Time PSoC block.
Note Avoid using P2[4] for digital signaling when using an analog resource that depends on the Analog Reference. Some coupling
of the digital signal may appear on the AGND.
Table 20. 5V DC Analog Reference Specifications
Symbol
Description
Min
Typ
Max
Units
BG
1.274
1.30
1.326
AGND = Vdd/2a
CT Block Power = High
Vdd/2 - 0.043
Vdd/2 - 0.025
Vdd/2 + 0.003
AGND = 2 x BandGapa
CT Block Power = High
2 x BG - 0.048
2 x BG - 0.030
2 x BG + 0.024
P2[4] - 0.013
P2[4]
P2[4] + 0.014
AGND = BandGapa
CT Block Power = High
BG - 0.009
BG + 0.008
BG + 0.016
1.6 x BG - 0.022
1.6 x BG - 0.010
1.6 x BG + 0.018
-0.034
0.000
0.034
Vdd/2 + BG +
0.103
RefHi = 3 x BandGap
Ref Control Power = High
3 x BG - 0.112
3 x BG - 0.018
3 x BG + 0.076
2 x BG + P2[6] 0.113
2 x BG + P2[6] 0.018
2 x BG + P2[6] +
0.077
P2[4] + P2[6]+
0.100
3.2 x BG
3.2 x BG + 0.076
3.2 x BG - 0.112
Vdd/2 - BG - 0.051
RefLo = BandGap
Ref Control Power = High
BG - 0.082
BG + 0.023
BG + 0.129
2 x BG - P2[6] 0.084
2 x BG - P2[6] +
0.025
2 x BG - P2[6] +
0.134
P2[4] - BG - 0.056
P2[4] - P2[6] +
0.110
V
V
a. AGND tolerance includes the offsets of the local buffer in the PSoC block. Bandgap voltage is 1.3V 2%.
Page 23 of 43
[+] Feedback
CY8C24123
CY8C24223, CY8C24423
AGND = Vdd/2a
CT Block Power = High
AGND = 2 x BandGapa
CT Block Power = High
AGND = BandGapa
CT Block Power = High
RefHi = 3 x BandGap
Ref Control Power = High
Min
1.274
Typ
1.30
Max
1.326
Units
V
Vdd/2 - 0.037
Vdd/2 - 0.020
Vdd/2 + 0.002
Not Allowed
P2[4] - 0.008
P2[4] + 0.001
P2[4] + 0.009
BG - 0.009
BG + 0.005
BG + 0.015
1.6 x BG - 0.027
1.6 x BG - 0.010
1.6 x BG + 0.018
0.034
mV
-0.034
0.000
Not Allowed
Not Allowed
Not Allowed
Not Allowed
Not Allowed
Not Allowed
Not Allowed
Not Allowed
P2[4]- P2[6] +
0.022
P2[4] - P2[6] +
0.092
a. AGND tolerance includes the offsets of the local buffer in the PSoC block. Bandgap voltage is 1.3V 2%
Page 24 of 43
[+] Feedback
CY8C24123
CY8C24223, CY8C24423
The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V
and -40C TA 85C, or 3.0V to 3.6V and -40C TA 85C, respectively. Typical parameters apply to 5V and 3.3V at 25C and
are for design guidance only or unless otherwise specified.
Table 22. DC Analog PSoC Block Specifications
Symbol
RCT
CSC
Description
Resistor Unit Value (Continuous Time)
Capacitor Unit Value (Switch Cap)
Min
Typ
12.24
80
Max
Units
k
fF
The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V
and -40C TA 85C, or 3.0V to 3.6V and -40C TA 85C, respectively. Typical parameters apply to 5V and 3.3V at 25C and
are for design guidance only or unless otherwise specified.
Note The bits PORLEV and VM in the following table refer to bits in the VLT_CR register. See the PSoC Programmable
System-on-Chip Technical Reference Manual for more information on the VLT_CR register.
Table 23. DC POR and LVD Specifications
Symbol
Description
Min
Typ
Max
Units
2.908
4.394
4.548
V
V
V
2.816
4.394
4.548
V
V
V
92
0
0
mV
mV
mV
VPPOR0
VPPOR1
VPPOR2
VPH0
VPH1
VPH2
PPOR Hysteresis
PORLEV[1:0] = 00b
PORLEV[1:0] = 01b
PORLEV[1:0] = 10b
VLVD0
VLVD1
VLVD2
VLVD3
VLVD4
VLVD5
VLVD6
VLVD7
2.863
2.963
3.070
3.920
4.393
4.550
4.632
4.718
2.921
3.023
3.133
4.00
4.483
4.643
4.727
4.814
2.979a
3.083
3.196
4.080
4.573
4.736b
4.822
4.910
V
V
V
V
V
V
V
V
V
VPUMP0
VPUMP1
VPUMP2
VPUMP3
VPUMP4
VPUMP5
VPUMP6
VPUMP7
2.963
3.033
3.185
4.110
4.550
4.632
4.719
4.900
3.023
3.095
3.250
4.194
4.643
4.727
4.815
5.000
3.083
3.157
3.315
4.278
4.736
4.822
4.911
5.100
V
V
V
V
V
V
V
V
V
a. Always greater than 50 mV above PPOR (PORLEV = 00) for falling supply.
b. Always greater than 50 mV above PPOR (PORLEV = 10) for falling supply.
Page 25 of 43
[+] Feedback
CY8C24123
CY8C24223, CY8C24423
DC Programming Specifications
The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V
and -40C TA 85C, or 3.0V to 3.6V and -40C TA 85C, respectively. Typical parameters apply to 5V and 3.3V at 25C and
are for design guidance only or unless otherwise specified.
Table 24. DC Programming Specifications
Symbol
IDDP
VILP
VIHP
IILP
IIHP
VOLV
VOHV
FlashENPB
FlashENT
FlashDR
Description
Supply Current During Programming or Verify
Input Low Voltage During Programming or
Verify
Input High Voltage During Programming or
Verify
Input Current when Applying Vilp to P1[0] or
P1[1] During Programming or Verify
Input Current when Applying Vihp to P1[0] or
P1[1] During Programming or Verify
Output Low Voltage During Programming or
Verify
Output High Voltage During Programming or
Verify
Flash Endurance (per block)
Flash Endurance (total)a
Flash Data Retention
Min
Typ
5
Max
25
0.8
Units
mA
V
2.2
0.2
mA
1.5
mA
Vss + 0.75
Vdd - 1.0
Vdd
50,000
1,800,000
10
Notes
Erase/write cycles.
Years
a. A maximum of 36 x 50,000 block endurance cycles is allowed. This may be balanced between operations on 36x1 blocks of 50,000 maximum cycles each, 36x2
blocks of 25,000 maximum cycles each, or 36x4 blocks of 12,500 maximum cycles each (and so forth to limit the total number of cycles to 36x50,000 and that no
single block ever sees more than 50,000 cycles).
For the full industrial range, the user must employ a temperature sensor user module (FlashTemp) and feed the result to the temperature argument before writing.
Refer to the Flash APIs Application Note AN2015 at http://www.cypress.com under Application Notes for more information.
Page 26 of 43
[+] Feedback
CY8C24123
CY8C24223, CY8C24423
AC Electrical Characteristics
AC Chip-Level Specifications
The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V
and -40C TA 85C, or 3.0V to 3.6V and -40C TA 85C, respectively. Typical parameters apply to 5V and 3.3V at 25C and
are for design guidance only or unless otherwise specified.
Table 25. AC Chip-Level Specifications
Symbol
FIMO
Description
Internal Main Oscillator Frequency
Min
23.4
Typ
24
Max
24.6a
Units
MHz
FCPU1
FCPU2
F48M
0.93
0.93
0
24
12
48
24.6a,b
12.3b,c
49.2a,b,d
MHz
MHz
MHz
F24M
F32K1
F32K2
0
15
24
24.6b,e,d
32
64
32.768
MHz
kHz
kHz
FPLL
PLL Frequency
23.986
MHz
Jitter24M2
TPLLSLEW
TPLLSLEWSLOW
TOS
TOSACC
Jitter32k
TXRST
DC24M
Step24M
Fout48M
0.5
0.5
10
40
46.8
1700
2800
100
50
50
48.0
600
10
50
2620
3800f
60
49.2a,c
ps
ms
ms
ms
ms
ns
s
%
kHz
MHz
Jitter24M1
FMAX
600
12.3
ps
MHz
TRAMP
Notes
Trimmed. Using factory trim
values.
Page 27 of 43
[+] Feedback
CY8C24123
CY8C24223, CY8C24423
PLL
Enable
TPLLSLEW
24 MHz
FPLL
PLL
Gain
Figure 13. PLL Lock for Low Gain Setting Timing Diagram
PLL
Enable
TPLLSLEWLOW
24 MHz
FPLL
PLL
Gain
32 kHz
TOS
F32K2
F24M
F32K2
Page 28 of 43
[+] Feedback
CY8C24123
CY8C24223, CY8C24423
The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V
and -40C TA 85C, or 3.0V to 3.6V and -40C TA 85C, respectively. Typical parameters apply to 5V and 3.3V at 25C and
are for design guidance only or unless otherwise specified.
Table 26. AC GPIO Specifications
Symbol
FGPIO
TRiseF
TFallF
TRiseS
TFallS
Description
GPIO Operating Frequency
Rise Time, Normal Strong Mode, Cload = 50 pF
Fall Time, Normal Strong Mode, Cload = 50 pF
Rise Time, Slow Strong Mode, Cload = 50 pF
Fall Time, Slow Strong Mode, Cload = 50 pF
Min
0
3
2
10
10
Typ
27
22
Max
12
18
18
Units
MHz
ns
ns
ns
ns
Notes
Vdd = 4.5 to 5.25V, 10% - 90%
Vdd = 4.5 to 5.25V, 10% - 90%
Vdd = 3 to 5.25V, 10% - 90%
Vdd = 3 to 5.25V, 10% - 90%
GPIO
Pin
10%
TRiseF
TRiseS
TFallF
TFallS
Page 29 of 43
[+] Feedback
CY8C24123
CY8C24223, CY8C24423
The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V
and -40C TA 85C, or 3.0V to 3.6V and -40C TA 85C, respectively. Typical parameters apply to 5V and 3.3V at 25C and
are for design guidance only or unless otherwise specified.
Note Settling times, slew rates, and gain bandwidth are based on the Analog Continuous Time PSoC block.
Table 27. 5V AC Operational Amplifier Specifications
Symbol
TROA
TSOA
SRROA
SRFOA
BWOA
ENOA
Description
Rising Settling Time from 80% of V to 0.1% of V
(10 pF load, Unity Gain)
Power = Low
Power = Low, Opamp Bias = High
Power = Medium
Power = Medium, Opamp Bias = High
Power = High
Power = High, Opamp Bias = High
Falling Settling Time from 20% of V to 0.1% of V
(10 pF load, Unity Gain)
Power = Low
Power = Low, Opamp Bias = High
Power = Medium
Power = Medium, Opamp Bias = High
Power = High
Power = High, Opamp Bias = High
Rising Slew Rate (20% to 80%) (10 pF load, Unity Gain)
Power = Low
Power = Low, Opamp Bias = High
Power = Medium
Power = Medium, Opamp Bias = High
Power = High
Power = High, Opamp Bias = High
Falling Slew Rate(20% to 80%) (10 pF load, Unity Gain)
Power = Low
Power = Low, Opamp Bias = High
Power = Medium
Power = Medium, Opamp Bias = High
Power = High
Power = High, Opamp Bias = High
Gain Bandwidth Product
Power = Low
Power = Low, Opamp Bias = High
Power = Medium
Power = Medium, Opamp Bias = High
Power = High
Power = High, Opamp Bias = High
Noise at 1 kHz (Power = Medium, Opamp Bias = High)
Min
Typ
Max
Units
3.9
0.72
0.62
s
s
s
s
s
s
5.9
0.92
0.72
0.15
1.7
6.5
0.01
0.5
4.0
0.75
3.1
5.4
200
s
s
s
s
s
s
V/s
V/s
V/s
V/s
V/s
V/s
V/s
V/s
V/s
V/s
V/s
V/s
MHz
MHz
MHz
MHz
MHz
MHz
nV/rt-Hz
Notes
Specification maximums for
low power and high opamp
bias, medium power, and
medium power and high
opamp bias levels are
between low and high power
levels.
Specification maximums for
low power and high opamp
bias, medium power, and
medium power and high
opamp bias levels are
between low and high power
levels.
Specification minimums for
low power and high opamp
bias, medium power, and
medium power and high
opamp bias levels are
between low and high power
levels.
Specification minimums for
low power and high opamp
bias, medium power, and
medium power and high
opamp bias levels are
between low and high power
levels.
Specification minimums for
low power and high opamp
bias, medium power, and
medium power and high
opamp bias levels are
between low and high power
levels.
Page 30 of 43
[+] Feedback
CY8C24123
CY8C24223, CY8C24423
TSOA
SRROA
SRFOA
BWOA
ENOA
Description
Rising Settling Time from 80% of V to 0.1% of V
(10 pF load, Unity Gain)
Power = Low
Power = Low, Opamp Bias = High
Power = Medium
Power = Medium, Opamp Bias = High
Power = High (3.3 Volt High Bias Operation not
supported)
Power = High, Opamp Bias = High (3.3 Volt High
Power, High Opamp Bias not supported)
Falling Settling Time from 20% of V to 0.1% of V
(10 pF load, Unity Gain)
Power = Low
Power = Low, Opamp Bias = High
Power = Medium
Power = Medium, Opamp Bias = High
Power = High (3.3 Volt High Bias Operation not
supported)
Power = High, Opamp Bias = High (3.3 Volt High
Power, High Opamp Bias not supported)
Rising Slew Rate (20% to 80%) (10 pF load, Unity Gain)
Power = Low
Power = Low, Opamp Bias = High
Power = Medium
Power = Medium, Opamp Bias = High
Power = High (3.3 Volt High Bias Operation not
supported)
Power = High, Opamp Bias = High (3.3 Volt High
Power, High Opamp Bias not supported)
Falling Slew Rate(20% to 80%) (10 pF load, Unity Gain)
Power = Low
Power = Low, Opamp Bias = High
Power = Medium
Power = Medium, Opamp Bias = High
Power = High (3.3 Volt High Bias Operation not
supported)
Power = High, Opamp Bias = High (3.3 Volt High
Power, High Opamp Bias not supported)
Gain Bandwidth Product
Power = Low
Power = Low, Opamp Bias = High
Power = Medium
Power = Medium, Opamp Bias = High
Power = High (3.3 Volt High Bias Operation not
supported)
Power = High, Opamp Bias = High (3.3 Volt High Power,
High Opamp Bias not supported)
Noise at 1 kHz (Power = Medium, Opamp Bias = High)
Min
Typ
Max
Units
3.92
0.72
s
s
s
s
s
5.41
0.72
s
s
s
s
s
0.31
2.7
V/s
V/s
V/s
V/s
V/s
V/s
0.24
1.8
V/s
V/s
V/s
V/s
V/s
V/s
0.67
2.8
MHz
MHz
MHz
MHz
MHz
MHz
200
nV/rt-Hz
Notes
Specification maximums for
low power and high opamp
bias, medium power, and
medium power and high
opamp bias levels are
between low and high power
levels.
Page 31 of 43
[+] Feedback
CY8C24123
CY8C24223, CY8C24423
The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V
and -40C TA 85C, or 3.0V to 3.6V and -40C TA 85C, respectively. Typical parameters apply to 5V and 3.3V at 25C and
are for design guidance only or unless otherwise specified.
Table 29. AC Digital Block Specifications
Function
Timer
Description
Capture Pulse Width
Maximum Frequency, No Capture
Maximum Frequency, With Capture
Counter
Dead Band
Min
a
Typ
Max
Units
50
ns
49.2
MHz
24.6
MHz
50a
ns
49.2
MHz
24.6
MHz
20
ns
50a
ns
Disable Mode
50a
ns
Notes
4.75V < Vdd < 5.25V
Maximum Frequency
49.2
MHz
CRCPRS
(PRS Mode)
49.2
MHz
CRCPRS
(CRC Mode)
24.6
MHz
SPIM
8.2
MHz
SPIS
4.1
ns
50a
ns
16.4
MHz
Receiver
16
49.2
MHz
a. 50 ns minimum input pulse width is based on the input synchronizers running at 24 MHz (42 ns nominal period).
Page 32 of 43
[+] Feedback
CY8C24123
CY8C24223, CY8C24423
The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V
and -40C TA 85C, or 3.0V to 3.6V and -40C TA 85C, respectively. Typical parameters apply to 5V and 3.3V at 25C and
are for design guidance only or unless otherwise specified.
Table 30. 5V AC Analog Output Buffer Specifications
Symbol
TROB
TSOB
SRROB
SRFOB
BWOB
BWOB
Description
Rising Settling Time to 0.1%, 1V Step, 100 pF Load
Power = Low
Power = High
Falling Settling Time to 0.1%, 1V Step, 100 pF Load
Power = Low
Power = High
Rising Slew Rate (20% to 80%), 1V Step, 100 pF Load
Power = Low
Power = High
Falling Slew Rate (80% to 20%), 1V Step, 100 pF Load
Power = Low
Power = High
Small Signal Bandwidth, 20mVpp, 3dB BW, 100 pF Load
Power = Low
Power = High
Large Signal Bandwidth, 1Vpp, 3dB BW, 100 pF Load
Power = Low
Power = High
Min
Typ
Max
Units
2.5
2.5
s
s
2.2
2.2
s
s
0.65
0.65
V/s
V/s
0.65
0.65
V/s
V/s
0.8
0.8
MHz
MHz
300
300
kHz
kHz
Min
Typ
Max
Units
3.8
3.8
s
s
2.6
2.6
s
s
0.5
0.5
V/s
V/s
0.5
0.5
V/s
V/s
0.7
0.7
MHz
MHz
200
200
kHz
kHz
TSOB
SRROB
SRFOB
BWOB
BWOB
Description
Rising Settling Time to 0.1%, 1V Step, 100 pF Load
Power = Low
Power = High
Falling Settling Time to 0.1%, 1V Step, 100 pF Load
Power = Low
Power = High
Rising Slew Rate (20% to 80%), 1V Step, 100 pF Load
Power = Low
Power = High
Falling Slew Rate (80% to 20%), 1V Step, 100 pF Load
Power = Low
Power = High
Small Signal Bandwidth, 20mVpp, 3dB BW, 100 pF Load
Power = Low
Power = High
Large Signal Bandwidth, 1Vpp, 3dB BW, 100 pF Load
Power = Low
Power = High
Page 33 of 43
[+] Feedback
CY8C24123
CY8C24223, CY8C24423
The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V
and -40C TA 85C, or 3.0V to 3.6V and -40C TA 85C, respectively. Typical parameters apply to 5V and 3.3V at 25C and
are for design guidance only or unless otherwise specified.
Table 32. 5V AC External Clock Specifications
Symbol
Description
Min
Typ
Max
Units
FOSCEXT
Frequency
24.24
MHz
High Period
20.6
ns
Low Period
20.6
ns
150
Min
Typ
Max
Units
12.12
MHz
24.24
MHz
Description
1a
FOSCEXT
FOSCEXT
41.7
ns
41.7
ns
150
a. Maximum CPU frequency is 12 MHz at 3.3V. With the CPU clock divider set to 1, the external clock must adhere to the maximum frequency and duty cycle
requirements.
b. If the frequency of the external clock is greater than 12 MHz, the CPU clock divider must be set to 2 or greater. In this case, the CPU clock divider ensures
that the fifty percent duty cycle requirement is met.
AC Programming Specifications
The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V
and -40C TA 85C, or 3.0V to 3.6V and -40C TA 85C, respectively. Typical parameters apply to 5V and 3.3V at 25C and
are for design guidance only or unless otherwise specified.
Table 34. AC Programming Specifications
Symbol
TRSCLK
TFSCLK
TSSCLK
THSCLK
FSCLK
TERASEB
TWRITE
TDSCLK
Description
Rise Time of SCLK
Fall Time of SCLK
Data Set up Time to Falling Edge of SCLK
Data Hold Time from Falling Edge of SCLK
Frequency of SCLK
Flash Erase Time (Block)
Flash Block Write Time
Data Out Delay from Falling Edge of SCLK
Min
1
1
40
40
0
Typ
15
30
Max
20
20
45
Units
ns
ns
ns
ns
MHz
ms
ms
ns
Page 34 of 43
[+] Feedback
CY8C24123
CY8C24223, CY8C24423
AC I2C Specifications
The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V
and -40C TA 85C, or 3.0V to 3.6V and -40C TA 85C, respectively. Typical parameters apply to 5V and 3.3V at 25C and
are for design guidance only or unless otherwise specified.
Table 35. AC Characteristics of the I2C SDA and SCL Pins
Symbol
Description
FSCLI2C
SCL Clock Frequency
THDSTAI2C Hold Time (repeated) START Condition. After this period, the first
clock pulse is generated.
TLOWI2C
LOW Period of the SCL Clock
THIGHI2C
HIGH Period of the SCL Clock
TSUSTAI2C Setup Time for a Repeated START Condition
THDDATI2C Data Hold Time
TSUDATI2C Data Setup Time
TSUSTOI2C Setup Time for STOP Condition
TBUFI2C
Bus Free Time Between a STOP and START Condition
TSPI2C
Pulse Width of spikes are suppressed by the input filter.
Standard Mode
Min
Max
0
100
4.0
Fast Mode
Min
Max
0
400
0.6
4.7
4.0
4.7
0
250
4.0
4.7
1.3
0.6
0.6
0
100a
0.6
1.3
0
50
Units
kHz
s
s
s
s
s
ns
s
s
ns
a. A Fast-Mode I2C-bus device can be used in a Standard-Mode I2C-bus system, but the requirement tSU;DAT 250 ns must then be met. This is automatically the
case if the device does not stretch the LOW period of the SCL signal. If such device does stretch the LOW period of the SCL signal, it must output the next data
bit to the SDA line trmax + tSU;DAT = 1000 + 250 = 1250 ns (according to the Standard-Mode I2C-bus specification) before the SCL line is released.
Figure 18. Definition for Timing for Fast/Standard Mode on the I2C Bus
SDA
TLOWI2C
TSPI2C
TSUDATI2C
THDSTAI2C
TBUFI2C
SCL
S THDSTAI2C THDDATI2C THIGHI2C
TSUSTAI2C
Sr
TSUSTOI2C
Page 35 of 43
[+] Feedback
CY8C24123
CY8C24223, CY8C24423
Packaging Information
This section presents the packaging specifications for the CY8C24x23 PSoC device, along with the thermal impedances for each
package and the typical package capacitance on crystal pins.
Figure 19. 8-Pin (300-Mil) PDIP
51-85075 *A
Page 36 of 43
[+] Feedback
CY8C24123
CY8C24223, CY8C24423
51-85066
*B
51-85066
*C
51-85011-A
51-85011
*A
Page 37 of 43
[+] Feedback
CY8C24123
CY8C24223, CY8C24423
51-85077 *C
51-85024 *C
Page 38 of 43
[+] Feedback
CY8C24123
CY8C24223, CY8C24423
51-85014 *D
Page 39 of 43
[+] Feedback
CY8C24123
CY8C24223, CY8C24423
51-85079 *C
51-85026 *D
Page 40 of 43
[+] Feedback
CY8C24123
CY8C24223, CY8C24423
51-85188 *B
Thermal Impedances
Package
Typical JA *
Package
Package Capacitance
8 PDIP
123 oC/W
8 PDIP
2.8 pF
8 SOIC
185
oC/W
8 SOIC
2.0 pF
20 PDIP
109 oC/W
20 PDIP
3.0 pF
20 SSOP
117 C/W
20 SSOP
2.6 pF
20 SOIC
81 oC/W
20 SOIC
2.5 pF
28 PDIP
69
oC/W
28 SSOP
101 oC/W
28 PDIP
3.5 pF
28 SSOP
2.8 pF
28 SOIC
74
oC/W
28 SOIC
2.7 pF
32 MLF
22 oC/W
32 MLF
2.0 pF
* TJ = TA + POWER x JA
Page 41 of 43
[+] Feedback
CY8C24123
CY8C24223, CY8C24423
Ordering Information
The following table lists the CY8C24x23 PSoC Device familys key package features and ordering codes.
RAM
(Bytes)
Switch Mode
Pump
Temperature
Range
Digital Blocks
(Rows of 4)
Analog Blocks
(Columns of 3)
Digital IO Pins
Analog Inputs
Analog Outputs
XRES Pin
CY8C24123-24PI
256
No
-40C to +85C
No
CY8C24123-24SI
256
Yes
-40C to +85C
No
CY8C24123-24SIT
256
Yes
-40C to +85C
No
CY8C24223-24PI
256
Yes
-40C to +85C
16
Yes
CY8C24223-24PVI
256
Yes
-40C to +85C
16
Yes
CY8C24223-24PVIT
256
Yes
-40C to +85C
16
Yes
CY8C24223-24SI
256
Yes
-40C to +85C
16
Yes
CY8C24223-24SIT
256
Yes
-40C to +85C
16
Yes
CY8C24423-24PI
256
Yes
-40C to +85C
24
10
Yes
CY8C24423-24PVI
256
Yes
-40C to +85C
24
10
Yes
CY8C24423-24PVIT
256
Yes
-40C to +85C
24
10
Yes
CY8C24423-24SI
256
Yes
-40C to +85C
24
10
Yes
CY8C24423-24SIT
256
Yes
-40C to +85C
24
10
Yes
CY8C24423-24LFI
256
Yes
-40C to +85C
24
10
Yes
Package
Ordering
Code
Flash
(Kbytes)
Table 38. CY8C24x23 PSoC Device Family Key Features and Ordering Information
Note For Die sales information, contact a local Cypress sales office or Field Applications Engineer (FAE).
CY 8 C 24 xxx-SPxx
Package Type:
P = PDIP
S = SOIC
PV = SSOP
LF = MLF
A = TQFP
Thermal Rating:
C = Commercial
I = Industrial
E = Extended
Speed: 24 MHz
Part Number
Family Code
Technology Code: C = CMOS
Marketing Code: 8 = Cypress MicroSystems
Company ID: CY = Cypress
Page 42 of 43
[+] Feedback
CY8C24123
CY8C24223, CY8C24423
Orig. of
Change
**
127043
New Silicon
and NWJ
05/15/2003
*A
128779
NWJ
08/13/2003
*B
129775
MWR/NWJ
09/26/2003
*C
130128
NWJ
10/14/2003
*D
131678
NWJ
12/04/2003
*E
131802
NWJ
12/22/2003
*F
229418
SFV
06/04/2004
New data sheet format and organization. Reference the PSoC Programmable
System-on-Chip Technical Reference Manual for additional information. Title
change.
*G
2619935
ONGE/AESA
12/11/2008
Revision
Submission
Date
Description of Change
Products
PSoC
Clocks & Buffers
PSoC Solutions
psoc.cypress.com
clocks.cypress.com
General
Low Power/Low Voltage
psoc.cypress.com/solutions
psoc.cypress.com/low-power
Wireless
wireless.cypress.com
Precision Analog
Memories
memory.cypress.com
LCD Drive
psoc.cypress.com/lcd-drive
image.cypress.com
CAN 2.0b
psoc.cypress.com/can
USB
psoc.cypress.com/usb
Image Sensors
psoc.cypress.com/precision-analog
Cypress Semiconductor Corporation, 2003-2008. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of
any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for
medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as
critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems
application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.
Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign),
United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of,
and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress
integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without
the express written permission of Cypress.
Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not
assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where
a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress product in a life-support systems application implies that the manufacturer
assumes all risk of such use and in doing so indemnifies Cypress against all charges.
Use may be limited by and subject to the applicable Cypress software license agreement.
Page 43 of 43
PSoC Designer, Programmable System-on-Chip, and PSoC Express are trademarks and PSoC is a registered trademark of Cypress Semiconductor Corp. All other trademarks or registered
trademarks referenced herein are property of the respective corporations. Purchase of I2C components from Cypress or one of its sublicensed Associated Companies conveys a license under the
Philips I2C Patent Rights to use these components in an I2C system, provided that the system conforms to the I2C Standard Specification as defined by Philips. All products and company names
mentioned in this document may be the trademarks of their respective holders.
[+] Feedback