Beruflich Dokumente
Kultur Dokumente
1 1
QCLA4,5
2
PCH(Panther Point)
2011-11-24 Rev 0.2
4 4
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
SCHEMATICS, MB A8862
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
B B
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
4019IV
Date: Tuesday, March 27, 2012 Sheet 1 of 48
A B C D E
A B C D E
Intel CPU
Ivy Bridge
Sandy Bridge
eDP Conn.
1
page 13
37.5mm*37.5mm Dual Channel BANK 0, 1, 2, 3 page 11,12
2
USB20 3x FingerPrinter Int. Camera 2
Power On/Off CKT. Power/B THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
SCHEMATICS, MB A8862
page 37 Size
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Document Number Rev
page 37 B
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
4019IV
Date: Tuesday, March 27, 2012 Sheet 2 of 48
A B C D E
5 4 3 2 1
D D
N-CHANNEL DESIGN CURRENT 6.5A +5VS
SI4800 BCPWON
DESIGN CURRENT 0.1A +5VS_L_BCAS
P-CHANNEL
AO-3413
KB_LED
TPS51125 DESIGN CURRENT 0.4A +5VS_LED
P-CHANNEL
AO-3413
+5VS
DESIGN CURRENT 0.3A +3VS_HDP
LDO
G9191
ODD_EN#
DESIGN CURRENT 1.6A +5VS_ODD
P-CHANNEL
AO-3413
SYSON
0.75VR_EN#
LNB EN
FELICA_PWR
DESIGN CURRENT 0.1A +FLICA_VCC
P-CHANNEL
AO-3413
VR_ON
SUSP#
A A
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Power Tree
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
0.3
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
QFKAA
Date: Tuesday, March 27, 2012 Sheet 3 of 48
5 4 3 2 1
A B C D E
Function SPI ROM Green CLK USB 3.0 Sleep & Charge LAN
S0
O O O O O O description SPI ROM Green CLK USB 3.0 Sleep & Charge LAN
SIGNAL
STATE SLP_S3# SLP_S4# SLP_S5#
EC SM Bus1 Address EC SM Bus2 Address
Full ON HIGH HIGH HIGH
Power Device HEX Address Power Device HEX Address S1(Power On Suspend) HIGH HIGH HIGH
+3VL Smart Battery 16 H 0001 0110 b +3VS PCH 96 H 1001 0110 b S3 (Suspend to RAM) LOW HIGH HIGH
+3VL HDMI-CEC 34 H 0011 0100 b +3VS NVIDIA GPU 9A H 1001 1010 b
S4 (Suspend to Disk) LOW LOW HIGH
+3VS G-Sensor 40 H 0100 0000 b
+3VS Light Sensor 52 H 0101 0010 b S5 (Soft OFF) LOW LOW LOW
4
Power Device HEX Address 4
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Notes List
Size Document Number
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Rev
Custom 0.3
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
QFKAA
Date: Tuesday, March 27, 2012 Sheet 4 of 48
A B C D E
5 4 3 2 1
JCPUB
100 MHz
@ A28 CLK_CPU_DMI Stuff RC157 and RC158 if do not support eDP
BCLK CLK_CPU_DMI 17
1000P_0402_50V7K 2 1 CC63 PM_DRAM_PWRGD_R H_SNB_IVB# C26 A27 CLK_CPU_DMI#
MISC
CLOCKS
11,21 H_SNB_IVB# PROC_SELECT# BCLK# CLK_CPU_DMI# 17
@ +1.05VS_VCCP
120 MHz
1000P_0402_50V7K 2 1 CC62 H_PWRGOOD_R T1 PAD TP_SKTOCC# AN34 SKTOCC# CLK_CPU_EDP
DPLL_REF_CLK A16
A15 CLK_CPU_EDP# CLK_CPU_EDP# 1 2
DPLL_REF_CLK# RC157 1K_0402_5%
D CLK_CPU_EDP 1 2 D
T2 PAD H_CATERR# AL33 RC158 1K_0402_5%
CATERR#
THERMAL
+1.05VS_VCCP H_PECI AN33 R8 H_DRAMRST#
31 H_PECI PECI SM_DRAMRST# H_DRAMRST# 7
DDR3
MISC
RC44 2 1 62_0402_5% H_PROCHOT# RC159
31 H_PROCHOT# 1 2 H_PROCHOT#_R AL32 PROCHOT# SM_RCOMP[0] AK1 SM_RCOMP_0 RC56 2 1 140_0402_1% DDR3 Compensation Signals
56_0402_5% A5 SM_RCOMP_1 RC59 2 1 25.5_0402_1% Layout Note:Place these
SM_RCOMP[1] SM_RCOMP_2 RC61
SM_RCOMP[2] A4 2 1 200_0402_1% resistors near Processor
RC45 2 1 10K_0402_5% H_PWRGOOD
H_THERMTRIP# AN32
21 H_THERMTRIP# THERMTRIP# @
H_DRAMRST# 1 2
CC34 180P_0402_50V8J
PRDY# AP29
PREQ# AP27 by ESD requestion and place near CPU
@
1000P_0402_50V7K 2 1 CC70 H_PECI AR26 XDP_TCK_R PAD T4
TCK XDP_TMS_R PAD T5
AR27
PWR MANAGEMENT
TMS
10K_0402_5% 0.1U_0402_10V7K @
+3VS 2 RC13 1 CC33 RC14
UC1 200_0402_5%
5
74AHC1G09GW_TSSOP5
2
1 2 1
P
18,31 PM_PWROK
RC12 @ 0_0402_5% B 4 PM_SYS_PWRGD_BUF
O
18 DRAMPWROK 2 A
G
1
3
RC25
39_0402_5%
@
RC181
1 @ 2 0_0402_5%
1 2
D QC2
9,34 SUSP SUSP 2 2N7002_SOT23
G @
S
3
B B
1
C15
C13 4
10U_0805_6.3V6M 1000P_0402_50V7K GND
5
2
1 GND
1 0.1U_0402_10V7K U1
CC36 1 8 ACES_85204-0300N
+1.05VS_VCCP EN GND
PLT_RST# 20,26,27,28,31,32 2 VIN GND 7
+FAN2 3 6 R24 10K_0402_5%
2 VOUT GND
31 EN_DFAN1 4 VSET GND 5 2 1 +3VS
1
UC2 10mil
1
PLT_RST# 1 RC38 APL5607KI-TRG_SO8 FAN_SPEED1
OE# FAN_SPEED1 31
5 75_0402_5% C17 1
VCC 10U_0805_6.3V6M C14
2
2 RC35 0.01U_0402_25V7K
2
IN 43_0402_1% @
BUFO_CPU_RST# BUF_CPU_RST# 2
OUT 4 1 2
3 GND
1
A 74AHC1G125GW_SOT353-5 RC40 A
0_0402_5%
@
2
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Sandy Bridge_JTAG/XDP/FAN
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
Custom 0.3
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
QFKAA
Date: Tuesday, March 27, 2012 Sheet 5 of 48
5 4 3 2 1
5 4 3 2 1
1
impedance = 43 m ohm (4 mils)
RC1
24.9_0402_1%
PEG_ICOMPO signals should be routed with -
max length = 500 mils
JCPUA
- typical impedance = 14.5 m ohm (12 mils)
2
D J22 PEG_COMP D
PEG_ICOMPI
PEG_ICOMPO J21
DMI_PTX_CRX_N0 B27 H22
18 DMI_PTX_CRX_N0 DMI_RX#[0] PEG_RCOMPO
DMI_PTX_CRX_N1 B25
18 DMI_PTX_CRX_N1 DMI_RX#[1]
DMI_PTX_CRX_N2 A25
18 DMI_PTX_CRX_N2 DMI_RX#[2]
DMI_PTX_CRX_N3 B24 K33
18 DMI_PTX_CRX_N3 DMI_RX#[3] PEG_RX#[0]
PEG_RX#[1] M35
DMI_PTX_CRX_P0 B28 L34
18 DMI_PTX_CRX_P0 DMI_RX[0] PEG_RX#[2]
DMI_PTX_CRX_P1 B26 J35
18 DMI_PTX_CRX_P1 DMI_RX[1] PEG_RX#[3]
DMI_PTX_CRX_P2 A24 J32
DMI
18 DMI_PTX_CRX_P2 DMI_RX[2] PEG_RX#[4]
DMI_PTX_CRX_P3 B23 H34
18 DMI_PTX_CRX_P3 DMI_RX[3] PEG_RX#[5]
PEG_RX#[6] H31
DMI_CTX_PRX_N0 G21 G33
18 DMI_CTX_PRX_N0 DMI_TX#[0] PEG_RX#[7]
DMI_CTX_PRX_N1 E22 G30
18 DMI_CTX_PRX_N1 DMI_TX#[1] PEG_RX#[8]
DMI_CTX_PRX_N2 F21 F35
18 DMI_CTX_PRX_N2 DMI_TX#[2] PEG_RX#[9]
DMI_CTX_PRX_N3 D21 E34
18 DMI_CTX_PRX_N3 DMI_TX#[3] PEG_RX#[10]
PEG_RX#[11] E32
DMI_CTX_PRX_P0 G22 D33
18 DMI_CTX_PRX_P0 DMI_TX[0] PEG_RX#[12]
DMI_CTX_PRX_P1 D22 D31
18 DMI_CTX_PRX_P1 DMI_TX[1] PEG_RX#[13]
DMI_CTX_PRX_P2 F20 B33
PEG_RX[0] J33
PEG_RX[1] L35
PEG_RX[2] K34
FDI_CTX_PRX_N0 A21 H35
18 FDI_CTX_PRX_N0 FDI0_TX#[0] PEG_RX[3]
FDI_CTX_PRX_N1 H19 H32
18 FDI_CTX_PRX_N1 FDI0_TX#[1] PEG_RX[4]
FDI_CTX_PRX_N2 E19 G34
18 FDI_CTX_PRX_N2 FDI0_TX#[2] PEG_RX[5]
FDI_CTX_PRX_N3 F18 G31
18 FDI_CTX_PRX_N3 FDI0_TX#[3] PEG_RX[6]
Intel(R) FDI
C FDI_CTX_PRX_N4 B21 F33 C
18 FDI_CTX_PRX_N4 FDI1_TX#[0] PEG_RX[7]
FDI_CTX_PRX_N5 C20 F30
18 FDI_CTX_PRX_N5 FDI1_TX#[1] PEG_RX[8]
FDI_CTX_PRX_N6 D18 E35
18 FDI_CTX_PRX_N6 FDI1_TX#[2] PEG_RX[9]
FDI_CTX_PRX_N7 E17 E33
18 FDI_CTX_PRX_N7 FDI1_TX#[3] PEG_RX[10]
PEG_RX[11] F32
PEG_RX[12] D34
FDI_CTX_PRX_P0 A22 E31
18 FDI_CTX_PRX_P0 FDI0_TX[0] PEG_RX[13]
FDI_CTX_PRX_P1 G19 C33
18 FDI_CTX_PRX_P1 FDI0_TX[1] PEG_RX[14]
FDI_CTX_PRX_P2 E20 B32
18 FDI_CTX_PRX_P2 FDI0_TX[2] PEG_RX[15]
FDI_CTX_PRX_P3 G18
18 FDI_CTX_PRX_P3 FDI0_TX[3]
FDI_CTX_PRX_P4 B20 M29
18 FDI_CTX_PRX_P4 FDI1_TX[0] PEG_TX#[0]
FDI_CTX_PRX_P5 C19 M32
18 FDI_CTX_PRX_P5 FDI1_TX[1] PEG_TX#[1]
FDI_CTX_PRX_P6 D19 M31
18 FDI_CTX_PRX_P6 FDI1_TX[2] PEG_TX#[2]
FDI_CTX_PRX_P7 F17 L32
18 FDI_CTX_PRX_P7 FDI1_TX[3] PEG_TX#[3]
PEG_TX#[4] L29
18 FDI_FSYNC0 FDI_FSYNC0 J18 K31
FDI_FSYNC1 FDI0_FSYNC PEG_TX#[5]
18 FDI_FSYNC1 J17 FDI1_FSYNC PEG_TX#[6] K28
PEG_TX#[7] J30
18 FDI_INT FDI_INT H20 J28
FDI_INT PEG_TX#[8]
PEG_TX#[9] H29
18 FDI_LSYNC0 FDI_LSYNC0 J19 G27
FDI_LSYNC1 FDI0_LSYNC PEG_TX#[10]
18 FDI_LSYNC1 H17 FDI1_LSYNC PEG_TX#[11] E29
eDP_COMP signals should be PEG_TX#[12] F27
D28
shorted near balls and PEG_TX#[13]
F26
PEG_TX#[14]
routed with typical PEG_TX#[15] E25
+1.05VS_VCCP RC2 1 2 24.9_0402_1% EDP_COMP A18
impedance <25m ohm A17
eDP_COMPIO
M28
H_EDP_HPD# eDP_ICOMPO PEG_TX[0]
+1.05VS_VCCP 1 2 B16 eDP_HPD# PEG_TX[1] M33
B RC3 10K_0402_5% B
PEG_TX[2] M30
PEG_TX[3] L31
Reserve RC3 for HW Review demand C15 eDP_AUX PEG_TX[4] L28
D15 eDP_AUX# PEG_TX[5] K30
K27
eDP
PEG_TX[6]
PEG_TX[7] J29
C17 eDP_TX[0] PEG_TX[8] J27
F16 eDP_TX[1] PEG_TX[9] H28
C16 eDP_TX[2] PEG_TX[10] G28
G15 eDP_TX[3] PEG_TX[11] E28
PEG_TX[12] F28
C18 eDP_TX#[0] PEG_TX[13] D27
E16 eDP_TX#[1] PEG_TX[14] E26
D16 eDP_TX#[2] PEG_TX[15] D25
F15 eDP_TX#[3]
TYCO_2013620-2_IVY BRIDGE
A A
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Sandy Bridge_DMI/PEG/FDI
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
Custom 0.3
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
QFKAA
Date: Tuesday, March 27, 2012 Sheet 6 of 48
5 4 3 2 1
5 4 3 2 1
JCPUC JCPUD
11 DDR_A_D[0..63]
12 DDR_B_D[0..63]
@ @
+1.5V
RC75
1
0_0402_5%
1 2 RC76
@ 1K_0402_5%
RC77
2
QC3 1K_0402_5%
S
BSS138_NL_SOT23-3
RC78
G
2
4.99K_0402_1%
A A
1
+CPU_CORE
D D
97A
AG35
8.5A
VCC1
AG34 VCC2 VCCIO1 AH13
AG33 VCC3 VCCIO2 AH10
AG32 VCC4 VCCIO3 AG10
AG31 VCC5 VCCIO4 AC10
AG30 VCC6 VCCIO5 Y10
AG29 VCC7 VCCIO6 U10
AG28 VCC8 VCCIO7 P10
AG27 VCC9 VCCIO8 L10
AG26 VCC10 VCCIO9 J14
AF35 VCC11 VCCIO10 J13
AF34 VCC12 VCCIO11 J12
AF33 VCC13 VCCIO12 J11
AF32 VCC14 VCCIO13 H14
AF31 VCC15 VCCIO14 H12
AF30 VCC16 VCCIO15 H11
AF29 VCC17 VCCIO16 G14
AF28 VCC18 VCCIO17 G13
AF27 G12
PEG AND DDR
VCC19 VCCIO18
AF26 VCC20 VCCIO19 F14
AD35 VCC21 VCCIO20 F13
AD34 VCC22 VCCIO21 F12
AD33 VCC23 VCCIO22 F11
AD32 VCC24 VCCIO23 E14
AD31 VCC25 VCCIO24 E12
AD30 VCC26
AD29 VCC27 VCCIO25 E11
AD28 VCC28 VCCIO26 D14
AD27 VCC29 VCCIO27 D13
AD26 VCC30 VCCIO28 D12
C C
AC35 VCC31 VCCIO29 D11
AC34 VCC32 VCCIO30 C14
AC33 VCC33 VCCIO31 C13
AC32 VCC34 VCCIO32 C12
AC31 VCC35 VCCIO33 C11
AC30 VCC36 VCCIO34 B14
AC29 VCC37 VCCIO35 B12
AC28 VCC38 VCCIO36 A14
AC27 VCC39 VCCIO37 A13
AC26 VCC40 VCCIO38 A12
AA35 VCC41 VCCIO39 A11
AA34 VCC42
AA33 VCC43 VCCIO40 J23
AA32 VCC44
AA31 VCC45
AA30 VCC46
AA29 VCC47
AA28 VCC48
AA27 VCC49
AA26 VCC50
Y35
CORE SUPPLY
Y29 @ @
VCC57 RC91 RC89
Y28 VCC58
Y27 130_0402_5% 75_0402_5%
VCC59
Y26 VCC60
V35
2
VCC61 H_CPU_SVIDALRT#
V34 AJ29 1 2
SVID
R33 VCC83
R32 RC93 Close to CPU
VCC84 100_0402_1%
R31 VCC85
R30 VCC86
R29
1
VCC87
R28
SENSE LINES
VCC88
R27 VCC89 VCC_SENSE AJ35 VCCSENSE_R RC94 1 2 0_0402_5% VCCSENSE 42
R26 VCC90 VSS_SENSE AJ34 VSSSENSE_R RC95 1 2 0_0402_5% VSSSENSE 42
P35 VCC91
P34 VCC92
1
P33 VCC93
P32 B10 VCCIO_SENSE RC97
A VCC94 VCCIO_SENSE VCCIO_SENSE 39 A
P31 A10 100_0402_1%
VCC95 VSS_SENSE_VCCIO
P30 VCC96
1
P29
2
+1.05VS_VCCP
Security Classification Compal Secret Data Compal Electronics, Inc.
Issued Date 2010/09/03 Deciphered Date 2012/12/31 Title
Close to CPU Sandy Bridge_POWER-1
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
Custom 0.3
TYCO_2013620-2_IVY BRIDGE
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
QFKAA
Date: Tuesday, March 27, 2012 Sheet 8 of 48
5 4 3 2 1
@
5 4 3 2 1
+GFX_CORE
1
+GFX_CORE
JCPUG
POWER RC105
10_0402_1%
Close to CPU
33A
2
AT24 AK35 VCC_AXG_SENSE
SENSE
LINES
VAXG1 VAXG_SENSE VCC_AXG_SENSE 42
AT23 AK34 VSS_AXG_SENSE
D VAXG2 VSSAXG_SENSE VSS_AXG_SENSE 42 D
AT21 VAXG3
AT20 VAXG4 1 RC106 2
AT18 10_0402_1%
VAXG5
AT17 VAXG6 +V_SM_VREF should
AR24 VAXG7
AR23 have 20 mil trace width +1.5V_CPU
VAXG8 RC120
AR21 VAXG9
AR20 VAXG10 1 1K_0402_0.5%
2
AR18 AL1 +V_SM_VREF
VAXG11 SM_VREF
AR17 VAXG12 1 1K_0402_0.5%
2
AP24 RC109
VREF
VAXG13 1
AP23 VAXG14
AP21 CC65
VAXG15 0.1U_0402_10V7K
AP20 VAXG16 SA_DIMM_VREFDQ B4 +VREF_DQA_M3 2
AP18 VAXG17 SB_DIMM_VREFDQ D1 +VREF_DQB_M3
AP17 VAXG18 +1.5V_CPU Decoupling:
AN24 VAXG19
AN23 VAXG20 1X 330U (6m ohm), 6X 10U
AN21 VAXG21
AN20 +1.5V_CPU
VAXG22
AN18
5A
GRAPHICS
VAXG25 VDDQ1 ESR 6mohm
AM23 VAXG26 VDDQ2 AF4 1
AM21 VAXG27 VDDQ3 AF1 1 1 1 1 1 1
AM20 AC7 CC55 CC56 CC51 CC57 CC52 CC53 + CC54
VAXG28 VDDQ4 @
AM18 VAXG29 VDDQ5 AC4
AM17 AC1 330U_D2_2VM_R6M
VAXG30 VDDQ6 2 2 2 2 2 2 2
AL24 VAXG31 VDDQ7 Y7
AL23 VAXG32 VDDQ8 Y4
AL21 Y1 10U_0805_10V6K 10U_0805_10V6K 10U_0805_10V6K
VAXG33 VDDQ9
AL20 VAXG34 VDDQ10 U7
C C
AL18 VAXG35 VDDQ11 U4
AL17 VAXG36 VDDQ12 U1
AK24 VAXG37 VDDQ13 P7
AK23 VAXG38 VDDQ14 P4
AK21 VAXG39 VDDQ15 P1
AK20 VAXG40 +VCCSA Decoupling:
AK18 VAXG41
AK17 VAXG42 1X 330U (6m ohm), 3X 10U
AJ24 VAXG43
AJ23 VAXG44 +VCCSA
AJ21 VAXG45 Bottom Socket Cavity Co-lay for Cost Down Plan
AJ20 VAXG46 6A
AJ18 VAXG47 VCCSA_VID0 VCCSA_VID1 +VCCSA
AJ17 M27 10U_0805_10V6K 10U_0805_10V6K
VAXG48 VCCSA1
SA RAIL
AH24 VAXG49 VCCSA2 M26
AH23 VAXG50 VCCSA3 L26 1 2+VCCSA_SENSE 0 0 0.90 V For Sandy Bridge
AH21 VAXG51 VCCSA4 J26 1 1 1 1 1 RC189 0_0402_5%
AH20 J25 CC40 CC41 CC42 CC43
VAXG52 VCCSA5 + CC44
AH18 VAXG53 VCCSA6 J24 0 1 0.80 V
AH17 H26 @ @
VAXG54 VCCSA7 2 2 2 2 330U_D2_2VM_R6M
VCCSA8 H25
2
1 0 0.75 V
10U_0805_10V6K 10U_0805_10V6K
VCCPLL Decoupling: Bottom Socket Edge 1 1 0.65 V
1X 330U (6m ohm), 1X 10U, 2x1U
1.8V RAIL
+1.8VS H23
VCCSA_SENSE +VCCSA_SENSE 41
RC119 1.5A 1 RC111 2
2 1 10U_0805_10V6K +1.8VS_VCCPLL B6 0_0402_5% @
0_0805_5% VCCPLL1 H_VCCSA_VID0
A6 C22
MISC
2
1 3 6 C469
CC48 1 S D
2 0.1U_0402_10V7K RC192 CC68 4 G D 5 4.7U_0805_10V4Z
470_0805_5% 10U_0805_10V6K
CC45 1 2 0.1U_0402_10V7K FDS6676AS_SO8 RC193
2 RUN_ON_CPU1.5VS3 1 2 +VSB
3 1
220K_0402_5%
6
QC5B 1
CC69 RC194 QC5A
SUSP 5 0.1U_0402_25V6 820K_0402_5%
2 SUSP
2 SUSP 5,34
2N7002DW-T/R7_SOT363-6
2
2N7002DW-T/R7_SOT363-6
1
A A
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Sandy Bridge_POWER-2
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
Custom 0.3
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
QFKAA
Date: Tuesday, March 27, 2012 Sheet 9 of 48
5 4 3 2 1
5 4 3 2 1
CFG
VSS13 VSS93 VSS171 VSS244 CFG[9] RSVD32
AR25 VSS14 VSS94 AH30 P8 VSS172 VSS245 E8 AM28 CFG[10]
AR22 VSS15 VSS95 AH29 P6 VSS173 VSS246 E7 AM26 CFG[11]
AR19 VSS16 VSS96 AH28 P5 VSS174 VSS247 E6 AN28 CFG[12] RSVD33 AT26 PEG Static Lane Reversal - CFG2 is for the 16x
AR16 VSS17 VSS98 AH25 P3 VSS175 VSS248 E5 AN31 CFG[13] RSVD34 AM33
AR13 VSS18 VSS99 AH22 P2 VSS176 VSS249 E4 AN26 CFG[14] RSVD35 AJ27
AR10 AH19 N35 E3 AM27 1: Normal Operation; Lane # definition matches
AR7
AR4
VSS19
VSS20
VSS21
VSS100
VSS101
VSS102
AH16
AH7
N34
N33
VSS177
VSS178
VSS179
VSS250
VSS251
VSS252
E2
E1
AK31
AN29
CFG[15]
CFG[16]
CFG[17] CFG2
* socket pin map definition
AR2 VSS22 VSS103 AH4 N32 VSS180 VSS253 D35
AP34 VSS23 VSS104 AG9 N31 VSS181 VSS254 D32 0:Lane Reversed
AP31 VSS24 VSS105 AG8 N30 VSS182 VSS255 D29 RSVD37 T8
AP28 VSS25 VSS106 AG4 N29 VSS183 VSS256 D26 RSVD38 J16
AP25 AF6 N28 D20 AJ31 H16 CFG4
VSS26 VSS107 VSS184 VSS257 VAXG_VAL_SENSE RSVD39
AP22 VSS27 VSS108 AF5 N27 VSS185 VSS258 D17 AH31 VSSAXG_VAL_SENSE RSVD40 G16
1
AP19 VSS28 VSS109 AF3 N26 VSS186 VSS259 C34 AJ33 VCC_VAL_SENSE
AP16 AF2 M34 C31 AH33 RC82
VSS29 VSS110 VSS187 VSS260 VSS_VAL_SENSE 1K_0402_1%
AP13 VSS30 VSS111 AE35 L33 VSS188 VSS261 C28
AP10 AE34 L30 C27 @
VSS31 VSS112 VSS189 VSS262
AP7 AE33 L27 C25 AJ26 AR35
2
VSS32 VSS113 VSS190 VSS263 RSVD5 RSVD_NCTF1
AP4 AE32 L9 C23 AT34
RESERVED
VSS33 VSS114 VSS191 VSS264 RSVD_NCTF2
AP1 VSS34 VSS115 AE31 L8 VSS192 VSS265 C10 RSVD_NCTF3 AT33
AN30 VSS35 VSS116 AE30 L6 VSS193 VSS266 C1 RSVD_NCTF4 AP35
AN27 VSS36 VSS117 AE29 L5 VSS194 VSS267 B22 RSVD_NCTF5 AR34
AN25 AE28 L4 B19
AN22
AN19
VSS37
VSS38
VSS39
VSS VSS118
VSS119
VSS120
AE27
AE26
L3
L2
VSS195
VSS196
VSS197
VSS VSS268
VSS269
VSS270
B17
B15 F25 RSVD8 Embedded Display Port Presence Strap
AN16 VSS40 VSS121 AE9 L1 VSS198 VSS271 B13 F24 RSVD9
AN13 VSS41 VSS122 AD7 K35 VSS199 VSS272 B11 F23 RSVD10
AN10 AC9 K32 B9 D24 B34 1 : Disabled; No Physical Display Port
AN7
AN4
VSS42
VSS43
VSS44
VSS123
VSS124
VSS125
AC8
AC6
K29
K26
VSS200
VSS201
VSS202
VSS273
VSS274
VSS275
B8
B7
G25
G24
RSVD11
RSVD12
RSVD13
RSVD_NCTF6
RSVD_NCTF7
RSVD_NCTF8
A33
A34
* attached to Embedded Display Port
AM29 VSS45 VSS126 AC5 J34 VSS203 VSS276 B5 E23 RSVD14 RSVD_NCTF9 B35 CFG4
C AM25 VSS46 VSS127 AC3 J31 VSS204 VSS277 B3 D23 RSVD15 RSVD_NCTF10 C35 0 : Enabled; An external Display Port device is C
AM22 VSS47 VSS128 AC2 H33 VSS205 VSS278 B2 C30 RSVD16 connected to the Embedded Display Port
AM19 VSS48 VSS129 AB35 H30 VSS206 VSS279 A35 A31 RSVD17
AM16 VSS49 VSS130 AB34 H27 VSS207 VSS280 A32 B30 RSVD18
AM13 VSS50 VSS131 AB33 H24 VSS208 VSS281 A29 B29 RSVD19
AM10 VSS51 VSS132 AB32 H21 VSS209 VSS282 A26 D30 RSVD20 RSVD51 AJ32
AM7 VSS52 VSS133 AB31 H18 VSS210 VSS283 A23 B31 RSVD21 RSVD52 AK32
AM4 VSS53 VSS134 AB30 H15 VSS211 VSS284 A20 A30 RSVD22
AM3 VSS54 VSS135 AB29 H13 VSS212 VSS285 A3 C29 RSVD23
AM2 VSS55 VSS136 AB28 H10 VSS213
AM1 VSS56 VSS137 AB27 H9 VSS214 BCLK_ITP AN35
AL34 VSS57 VSS138 AB26 H8 VSS215 J20 RSVD24 BCLK_ITP# AM35
AL31 VSS58 VSS139 Y9 H7 VSS216 B18 RSVD25
AL28 VSS59 VSS140 Y8 H6 VSS217
AL25 VSS60 VSS141 Y6 H5 VSS218
AL22 VSS61 VSS142 Y5 H4 VSS219
AL19 VSS62 VSS143 Y3 H3 VSS220 J15 RSVD27 RSVD_NCTF11 AT2
AL16 VSS63 VSS144 Y2 H2 VSS221 RSVD_NCTF12 AT1
AL13 VSS64 VSS145 W35 H1 VSS222 RSVD_NCTF13 AR1
AL10 VSS65 VSS146 W34 G35 VSS223
AL7 VSS66 VSS147 W33 G32 VSS224
AL4 VSS67 VSS148 W32 G29 VSS225
AL2 W31 G26 B1 PAD T64
VSS68 VSS149 VSS226 KEY
AK33 VSS69 VSS150 W30 G23 VSS227 PCIE Port Bifurcation Straps
AK30 VSS70 VSS151 W29 G20 VSS228
AK27 VSS71 VSS152 W28 G17 VSS229
AK25 W27 G11 11: (Default) x16 - Device 1 functions 1 and 2 disabled
AK22
AK19
VSS72
VSS73
VSS74
VSS153
VSS154
VSS155
W26
U9
F34
F31
VSS230
VSS231
VSS232
TYCO_2013620-2_IVY BRIDGE *10: x8, x8 - Device 1 function 1 enabled ; function 2
AK16 U8 F29 @
VSS75 VSS156 VSS233 disabled
AK13 VSS76 VSS157 U6 CFG[6:5]
AK10 VSS77 VSS158 U5 01: Reserved - (Device 1 function 1 disabled ; function
AK7 VSS78 VSS159 U3 2 enabled)
AK4 VSS79 VSS160 U2
B AJ25 VSS80 00: x8,x4,x4 - Device 1 functions 1 and 2 enabled B
@ @
A A
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Sandy Bridge_GND/RSVD/CFG
Size Document Number Rev
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom 0.3
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
QFKAA
Date: Tuesday, March 27, 2012 Sheet 10 of 48
5 4 3 2 1
5 4 3 2 1
+1.5V +1.5V
1
JDDR3L
2
DDR3 SO-DIMM A
+VREF_DQA
DDR_A_D0
3
5
VREF_DQ
VSS
VSS
DQ4 4
6
DDR_A_D4
DDR_A_D5
Reverse Type DDR_A_DQS[0..7] 7
2.2U_0603_6.3V4Z
13 VSS VSS 14 DDR_A_MA[0..15] 7
2 2 DDR_A_D2 DDR_A_D6
15 DQ2 DQ6 16
DDR_A_D3 DDR_A_D7 +1.5V
17 DQ3 DQ7 18
19 VSS VSS 20
DDR_A_D8 21 22 DDR_A_D12
DQ8 DQ12
1
DDR_A_D9 23 24 DDR_A_D13
D DQ9 DQ13 RD1 D
25 VSS VSS 26
DDR_A_DQS#1 27 28 1K_0402_1%
DDR_A_DQS1 DQS1# DM1 SM_DRAMRST#
Close to JDDRL.1 29 DQS1 RESET# 30 SM_DRAMRST# 7,12
31 32
Intel DDR Vref M3
2
DDR_A_D10 VSS VSS DDR_A_D14
33 DQ10 DQ14 34 +VREF_DQA
DDR_A_D11 35 36 DDR_A_D15 2 @ 1
DQ11 DQ15
1
37 38 0_0402_5%
DDR_A_D16 VSS VSS DDR_A_D20 RC115 RD2
39 DQ16 DQ20 40
DDR_A_D17 41 42 DDR_A_D21 1K_0402_1%
DQ17 DQ21 BSS138_NL_SOT23-3
43 VSS VSS 44
DDR_A_DQS#2 45 46 QC7
2
DQS2# DM2
D
DDR_A_DQS2 47 48 +VREF_DQA_M3 3 1 +VREF_DQA
DQS2 VSS DDR_A_D22
49 VSS DQ22 50
DDR_A_D18 51 52 DDR_A_D23
DDR_A_D19 DQ18 DQ23
G
53 54
2
DQ19 VSS DDR_A_D28
55 VSS DQ28 56
DDR_A_D24 57 58 DDR_A_D29 RH100
DDR_A_D25 DQ24 DQ29
59 DQ25 VSS 60 2 1 DRAMRST_CNTRL_PCH 7,17
DDR_A_DQS#3 +1.5V
61 VSS DQS3# 62
63 64 DDR_A_DQS3 10K_0402_5%
DM3 DQS3
2
G
65 VSS VSS 66
1
DDR_A_D26 67 68 DDR_A_D30
DDR_A_D27 DQ26 DQ30 DDR_A_D31 RD10
69 DQ27 DQ31 70 +VREF_DQB_M3 3 1 +VREF_DQB
1K_0402_1%
D
71 VSS VSS 72
QC8
BSS138_NL_SOT23-3
2
DDRA_CKE0 73 74 DDRA_CKE1
7 DDRA_CKE0 CKE0 CKE1 DDRA_CKE1 7
75 76 2 @ 1 +VREF_DQB
VDD VDD DDR_A_MA15 0_0402_5%
77 NC A15 78
C DDR_A_BS2 79 80 DDR_A_MA14 RC116 C
7 DDR_A_BS2 BA2 A14
1
D
81 VDD VDD 82
DDR_A_MA12 83 84 DDR_A_MA11 QC9 2 H_SNB_IVB# 5,21 RD11
DDR_A_MA9 A12/BC# A11 DDR_A_MA7 G 1K_0402_1%
85 A9 A7 86 BSS138_NL_SOT23-3
87 88 S
3
DDR_A_MA8 VDD VDD DDR_A_MA6
89 90
2
DDR_A_MA5 A8 A6 DDR_A_MA4
91 A5 A4 92
93 VDD VDD 94
DDR_A_MA3 95 96 DDR_A_MA2
DDR_A_MA1 A3 A2 DDR_A_MA0
97 A1 A0 98
99 VDD VDD 100
DDRA_CLK0 DDRA_CLK1 +1.5V
7 DDRA_CLK0 101 CK0 CK1 102 DDRA_CLK1 7
DDRA_CLK0# 103 104 DDRA_CLK1#
7 DDRA_CLK0# CK0# CK1# DDRA_CLK1# 7
105 VDD VDD 106 1 2
DDR_A_MA10 DDR_A_BS1 +1.5V CD50 33P_0402_50V8K
107 A10/AP BA1 108 DDR_A_BS1 7
DDR_A_BS0 109 110 DDR_A_RAS#
7 DDR_A_BS0 BA0 RAS# DDR_A_RAS# 7
111 VDD VDD 112 1 2
1
DDR_A_WE# 113 114 DDRA_SCS0# CD51 33P_0402_50V8K
7 DDR_A_WE# WE# S0# DDRA_SCS0# 7
DDR_A_CAS# 115 116 DDRA_ODT0 RD6
7 DDR_A_CAS# CAS# ODT0 DDRA_ODT0 7
117 118 1K_0402_1% 1 2
DDR_A_MA13 VDD VDD DDRA_ODT1 CD52 33P_0402_50V8K
119 A13 ODT1 120 DDRA_ODT1 7
DDRA_SCS1# 121 122
2
7 DDRA_SCS1# S1# NC
123 VDD VDD 124 1 2
125 126 +VREF_CAA +VREF_CAA_DIMMA CD53 33P_0402_50V8K
TEST VREF_CA
127 VSS VSS 128
1
DDR_A_D32 129 130 DDR_A_D36 1 2
DDR_A_D33 DQ32 DQ36 DDR_A_D37 RD7 CD54 33P_0402_50V8K
131 DQ33 DQ37 132
133 134 1K_0402_1%
DDR_A_DQS#4 VSS VSS
135 DQS4# DM4 136 1 2
DDR_A_DQS4 137 138 1 1 CD55 33P_0402_50V8K
2
B DQS4 VSS DDR_A_D38 CD15 CD16 B
139 VSS DQ38 140
DDR_A_D34 141 142 DDR_A_D39
DQ34 DQ39
2.2U_0603_6.3V4Z
0.1U_0402_10V7K
+
165 DQ49 DQ53 166 1 2
167 168 CD14 330U_D2_2V_Y
DDR_A_DQS#6 VSS VSS CD20 1
169 DQS6# DM6 170 2 0.1U_0402_10V7K CD56 1 2 10U_0603_6.3V6M
DDR_A_DQS6 @ 1
+
171 DQS6 VSS 172 2
173 174 DDR_A_D54 CD7 330U_2.5V_M CD17 1 2 0.1U_0402_10V7K
DDR_A_D50 VSS DQ54 DDR_A_D55 CD24 2
175 DQ50 DQ55 176 1 1U_0402_6.3V6K
DDR_A_D51 177 178 CD8 1 2 10U_0603_6.3V6M CD18 1 2 0.1U_0402_10V7K
DQ51 VSS DDR_A_D60 CD21 2
179 VSS DQ60 180 1 1U_0402_6.3V6K
DDR_A_D56 181 182 DDR_A_D61 CD9 1 2 10U_0603_6.3V6M CD19 1 2 0.1U_0402_10V7K
DDR_A_D57 DQ56 DQ61 CD22 2
183 DQ57 VSS 184 1 1U_0402_6.3V6K
185 186 DDR_A_DQS#7 CD10 1 2 10U_0603_6.3V6M
VSS DQS7# DDR_A_DQS7 CD23 2
187 DM7 DQS7 188 1 1U_0402_6.3V6K
189 190 CD11 1 2 10U_0603_6.3V6M
DDR_A_D58 VSS VSS DDR_A_D62
191 DQ58 DQ62 192
DDR_A_D59 193 194 DDR_A_D63 CD12 1 2 10U_0603_6.3V6M
RD8 1 DQ59 DQ63
2 195 VSS VSS 196
A 10K_0402_5% 197 198 CD13 1 2 10U_0603_6.3V6M A
SA0 EVENT# PM_SMBDATA
+3VS 199 VDDSPD SDA 200 PM_SMBDATA 12,17,26
PM_SMBCLK
0.1U_0402_10V7K
201 202
2.2U_0603_6.3V4Z
CD26
CD25 205 206
RD9 GND1 GND2
207 208
2 2 10K_0402_5% BOSS1 BOSS2 Security Classification Compal Secret Data Compal Electronics, Inc.
Issued Date 2010/09/03 Deciphered Date 2012/12/31 Title
2
LCN_DAN06-K4406-0103
@
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
DDRIII-SODIMM0
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
Custom 0.3
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
QFKAA
Date: Tuesday, March 27, 2012 Sheet 11 of 48
5 4 3 2 1
A B C D E
+1.5V +1.5V
JDDR3H
1 2
+VREF_DQB
DDR_B_D0
3
5
VREF_DQ
VSS
VSS
DQ4 4
6
DDR_B_D4
DDR_B_D5
Reverse Type
DDR_B_D1 7
9
DQ0
DQ1
DQ5
VSS 8
10 DDR_B_DQS#0
DDR3 SO-DIMM B
VSS DQS0# DDR_B_DQS0
11 DM0 DQS0 12
1 1 13 VSS VSS 14
CD28 CD27 DDR_B_D2 15 16 DDR_B_D6 DDR_B_DQS#[0..7] 7
DDR_B_D3 DQ2 DQ6 DDR_B_D7
17 DQ3 DQ7 18
2.2U_0603_6.3V4Z
0.1U_0402_10V7K
19 VSS VSS 20 DDR_B_DQS[0..7] 7
2 2 DDR_B_D8 DDR_B_D12
21 DQ8 DQ12 22
DDR_B_D9 23 24 DDR_B_D13 DDR_B_D[0..63] 7
1 DQ9 DQ13 1
25 VSS VSS 26
DDR_B_DQS#1 27 28 DDR_B_MA[0..15] 7
DDR_B_DQS1 DQS1# DM1 SM_DRAMRST#
29 DQS1 RESET# 30 SM_DRAMRST# 7,11
31 VSS VSS 32
DDR_B_D10 33 34 DDR_B_D14
DDR_B_D11 DQ10 DQ14 DDR_B_D15
Close to JDDRH.1 35 DQ11 DQ15 36
37 VSS VSS 38
DDR_B_D16 39 40 DDR_B_D20
DDR_B_D17 DQ16 DQ20 DDR_B_D21
41 DQ17 DQ21 42
43 VSS VSS 44
DDR_B_DQS#2 45 46
DDR_B_DQS2 DQS2# DM2
47 DQS2 VSS 48
49 50 DDR_B_D22
DDR_B_D18 VSS DQ22 DDR_B_D23
51 DQ18 DQ23 52
DDR_B_D19 53 54
DQ19 VSS DDR_B_D28
55 VSS DQ28 56
DDR_B_D24 57 58 DDR_B_D29
DDR_B_D25 DQ24 DQ29
59 DQ25 VSS 60
61 62 DDR_B_DQS#3
VSS DQS3# DDR_B_DQS3
63 DM3 DQS3 64
65 VSS VSS 66
DDR_B_D26 67 68 DDR_B_D30
DDR_B_D27 DQ26 DQ30 DDR_B_D31
69 DQ27 DQ31 70
71 VSS VSS 72
DDRB_CKE0 73 74 DDRB_CKE1
7 DDRB_CKE0 CKE0 CKE1 DDRB_CKE1 7
75 VDD VDD 76
77 78 DDR_B_MA15
DDR_B_BS2 NC A15 DDR_B_MA14
2
7 DDR_B_BS2 79 BA2 A14 80 2
81 VDD VDD 82
DDR_B_MA12 83 84 DDR_B_MA11
DDR_B_MA9 A12/BC# A11 DDR_B_MA7
85 A9 A7 86
87 VDD VDD 88
DDR_B_MA8 89 90 DDR_B_MA6
DDR_B_MA5 A8 A6 DDR_B_MA4
91 A5 A4 92
93 VDD VDD 94
DDR_B_MA3 95 96 DDR_B_MA2
DDR_B_MA1 A3 A2 DDR_B_MA0
97 A1 A0 98
99 VDD VDD 100
DDRB_CLK0 101 102 DDRB_CLK1
7 DDRB_CLK0 CK0 CK1 DDRB_CLK1 7
DDRB_CLK0# 103 104 DDRB_CLK1#
7 DDRB_CLK0# CK0# CK1# DDRB_CLK1# 7
105 VDD VDD 106
DDR_B_MA10 DDR_B_BS1 +1.5V
107 A10/AP BA1 108 DDR_B_BS1 7
DDR_B_BS0 109 110 DDR_B_RAS#
7 DDR_B_BS0 BA0 RAS# DDR_B_RAS# 7
111 VDD VDD 112
1
DDR_B_WE# 113 114 DDRB_SCS0#
7 DDR_B_WE# WE# S0# DDRB_SCS0# 7
DDR_B_CAS# 115 116 DDRB_ODT0 RD12
7 DDR_B_CAS# CAS# ODT0 DDRB_ODT0 7
117 118 1K_0402_1%
DDR_B_MA13 VDD VDD DDRB_ODT1
119 A13 ODT1 120 DDRB_ODT1 7
DDRB_SCS1# 121 122
2
7 DDRB_SCS1# S1# NC
123 VDD VDD 124
125 126 +VREF_CAB +VREF_CAB_DIMMB
TEST VREF_CA
127 VSS VSS 128
1
DDR_B_D32 129 130 DDR_B_D36
DDR_B_D33 DQ32 DQ36 DDR_B_D37 RD13
131 DQ33 DQ37 132
133 134 1K_0402_1%
DDR_B_DQS#4 VSS VSS
135 DQS4# DM4 136 1 1
DDR_B_DQS4 137 138 CD46 CD47
2
3 DQS4 VSS DDR_B_D38 3
139 VSS DQ38 140
2.2U_0603_6.3V4Z
0.1U_0402_10V7K
+
165 DQ49 DQ53 166
167 VSS VSS 168
DDR_B_DQS#6 169 170 CD33 1 2 0.1U_0402_10V7K CD57 1 2 10U_0603_6.3V6M
DDR_B_DQS6 DQS6# DM6 CD41 1
171 DQS6 VSS 172 2 10U_0603_6.3V6M
173 174 DDR_B_D54 CD29 1 2 0.1U_0402_10V7K
DDR_B_D50 VSS DQ54 DDR_B_D55 CD36 1
175 DQ50 DQ55 176 2 10U_0603_6.3V6M CD45 2 1 1U_0402_6.3V6K
DDR_B_D51 177 178 CD30 1 2 0.1U_0402_10V7K
DQ51 VSS DDR_B_D60 CD37 1
179 VSS DQ60 180 2 10U_0603_6.3V6M CD42 2 1 1U_0402_6.3V6K
DDR_B_D56 181 182 DDR_B_D61 CD32 1 2 0.1U_0402_10V7K
DDR_B_D57 DQ56 DQ61 CD38 1
183 DQ57 VSS 184 2 10U_0603_6.3V6M CD43 2 1 1U_0402_6.3V6K
185 186 DDR_B_DQS#7
VSS DQS7# DDR_B_DQS7 CD39 1
187 DM7 DQS7 188 2 10U_0603_6.3V6M CD44 2 1 1U_0402_6.3V6K
189 VSS VSS 190
DDR_B_D58 191 192 DDR_B_D62 CD40 1 2 10U_0603_6.3V6M
DDR_B_D59 DQ58 DQ62 DDR_B_D63
193 DQ59 DQ63 194
RD14 1 2 195 196
10K_0402_5% VSS VSS
4 197 SA0 EVENT# 198 4
199 200 PM_SMBDATA
+3VS VDDSPD SDA PM_SMBDATA 11,17,26
201 202 PM_SMBCLK
SA1 SCL PM_SMBCLK 11,17,26
2.2U_0603_6.3V4Z
1 1 1 RD15 2 +0.75VS 203 204 +0.75VS
@ 10K_0402_5% VTT VTT
205 GND1 BOSS1 206
CD48 CD49 207 208
2 2 GND2 BOSS2 Security Classification Compal Secret Data Compal Electronics, Inc.
0.1U_0402_10V7K 2010/09/03 2012/12/31 Title
FOX_AS0A626-UASN-7F_204P
Issued Date Deciphered Date
@ THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
DDRIII-SODIMM1
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
Custom 0.3
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
QFKAA
Date: Tuesday, March 27, 2012 Sheet 12 of 48
A B C D E
A B C D E F G H
1
19 LCD_TXOUT2- LCD_TXOUT2- 19 LCD_TZOUT2- LCD_TZOUT2- R109
100_0805_5% R108
1 19 LCD_TXCLK+ LCD_TXCLK+ 19 LCD_TZCLK+ LCD_TZCLK+ 100K_0402_5% 1
2
LCD_TXCLK- LCD_TZCLK- +3VS
19 LCD_TXCLK- 19 LCD_TZCLK-
2
6
19 LCD_EDID_CLK LCD_EDID_CLK
3
S
@ 2 G
For RF 1 R110 2LCDPWR_GATE 2 Q17
1
C256 47P_0402_50V8J 68K_0402_5% 1 AO3413_SOT23
3
1 2 D
1
C230 +LCD_VDD
CAM@ 4700P_0402_25V7K
W=20mils 0.1U_0402_10V7K 2 W=80mils
19 UMA_ENVDD 5
+3VS 1 CAM@ 2 +3VS_LVDS_CAM 1 2 Q1B 1
R388 0_0603_5% C225 2N7002DW-T/R7_SOT363-6 C233
4
2
JLVDS 2 0.1U_0402_10V7K
1 1 R112
1 USB20_N11_R 100K_0402_5% 2
2 2 3
3 USB20_P11_R D84 AZ5125-02S.R7G_SOT23-3
3 @
4
1
4 INT_MIC_CLK
5 5 INT_MIC_CLK 30
6 INT_MIC_DATA 2A
6 INT_MIC_DATA 30
7 7 +LCD_VDD
8 8 1 1
1
9 9
10 +3VS C226 C227 C258 Reserve for EMI request
10 LCD_EDID_CLK
11 1 0.1U_0402_10V7K 4.7U_0805_10V4Z 47P_0402_50V8J
2
2
11 LCD_EDID_DATA 2 2 2
12 12 @
13 C248 For RF 1 2
13 LCD_TXOUT0- 0.1U_0402_10V7K R78 CAM@ 0_0402_5%
14 14
LCD_TXOUT0+ 2 WCM-2012-900T_0805
15 15
16 USB20_P11_R 4 3 USB20_P11 20
16 LCD_TXOUT1- LED_PWM 4 3
17 17 1 2 PCH_PWM 19
18 LCD_TXOUT1+ D17 RB751V40_SC76-2
18
1
19 USB20_N11_R 1 2 USB20_N11 20
19 LCD_TXOUT2- R131 1 2
20 20
21 LCD_TXOUT2+ 47K_0402_5% L55 @
21
22 22
23 LCD_TXCLK- 1 2
2
1 2 R113
STARC_107K30-000001-G2 @ 10K_0402_5%
C257 47P_0402_50V8J
2
JLVDS1
GND 12
GND 11
10 LCD_TZOUT0-
3 10 LCD_TZOUT0+ 3
9 9
8 LCD_TZOUT1-
8 LCD_TZOUT1+
7 7
6 LCD_TZOUT2-
6 LCD_TZOUT2+
5
5
4 4 LCD_TZCLK-
LCD_TZCLK+
LVDS cable JLVDS1.2 need to contact GND
3 3
2 2 LVDS_SEL 17
1 1
B+
0.1U_0402_25V6
0.1U_0402_25V6
0.1U_0402_25V6
1 1 FBMA-L11-201209-221LMA30T_0805
C247 C269 C489 C490
C234 C235 @ @ @ @
68P_0402_50V8J 0.1U_0402_25V6 2 2 2 2
2 2
4 4
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
LVDS/eDP
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
Custom 0.3
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
QFKAA
Date: Tuesday, March 27, 2012 Sheet 13 of 48
A B C D E F G H
A B C D E
CRT CONNECTOR
If=1A
+5VS +CRT_VCC_R +CRT_VCC
D6
2 F1 40 mils
1 1 2
1 3 RB491D_SOT23-3 1 1
0.5A_8V_KMC3S050RY
C237
0.1U_0402_10V7K
CRT_R_R L3 2
19 UMA_CRT_R 1 2 1 2 NBQ100505T-800Y_0402 CRT_R_L @
R189 0_0402_5%
19 UMA_CRT_G 1 2 CRT_G_R L4 1 2 NBQ100505T-800Y_0402 CRT_G_L
R190 0_0402_5%
19 UMA_CRT_B 1 2 CRT_B_R L5 1 2 NBQ100505T-800Y_0402 CRT_B_L
R191 0_0402_5%
JCRT
6
T65 PAD 11
2.2P_0402_50V8C
2.2P_0402_50V8C
2.2P_0402_50V8C
2.2P_0402_50V8C
2.2P_0402_50V8C
2.2P_0402_50V8C
2.2P_0402_50V8C
2.2P_0402_50V8C
2.2P_0402_50V8C
R138 R139 R140 CRT_R_L 1
150_0402_1%
150_0402_1%
150_0402_1%
1 1 1 1 1 1 1 1 1 1 7
1
CRT_DDC_DAT 12
C249 C250 C251 C238 C239 C240 C241 C242 C243 CRT_G_L 2
@ @ @ 8 G 16
2 2 2 2 2 2 2 2 2 HSYNC 13 G 17
CRT_B_L 3
2
2 +CRT_VCC 9
VSYNC 14
21 CHP3_SERDBG CHP3_SERDBG 4
10
By EMI demand CRT_DDC_CLK 15
5
+CRT_VCC
SUYIN_070546FR015S251ZR
@
2 1 2 2
C244 0.1U_0402_10V7K 2 1
R141 10K_0402_5%
5
1
P
OE#
2 4 D_CRT_HSYNC 1 2 HSYNC
19 UMA_CRT_HSYNC A Y L6 10_0402_5%
G
U6 +CRT_VCC
SN74AHCT1G125GW_SOT353-5
3
D98 @
1 2 CRT_R_L 6 3 CRT_B_L
C252 I/O4 I/O2
0.1U_0402_10V7K
5
1
5 2
P
OE#
+CRT_VCC VDD GND
2 4 D_CRT_VSYNC 1 2 VSYNC
19 UMA_CRT_VSYNC A Y
10P_0402_50V8J
10P_0402_50V8J
L7 10_0402_5% 1 1
G
U7
SN74AHCT1G125GW_SOT353-5 C245 C246 CRT_G_L 4 1 CHP3_SERDBG
3
@ @ I/O3 I/O1
2 2 AZC099-04S.R7G_SOT23-6
D97 @
CRT_DDC_CLK 6 3 HSYNC
I/O4 I/O2
2
R153 R159
4.7K_0402_5% 4.7K_0402_5%
1
2
Q205A
19 UMA_CRT_CLK 5 1 6 CRT_DDC_CLK
2N7002DW-T/R7_SOT363-6
Q205B
19 UMA_CRT_DATA 4 3 CRT_DDC_DAT
1 1
1 1 2N7002DW-T/R7_SOT363-6
C284 C283
C282 C285 470P_0402_50V8J 470P_0402_50V8J
33P_0402_50V8K 33P_0402_50V8K @ 2 2 @
@ 2 2 @
4 4
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
CRT
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
0.3
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
QFKAA
Date: Tuesday, March 27, 2012 Sheet 14 of 48
A B C D E
5 4 3 2 1
D D
+3VS
+HDMI_5V_OUT
+HDMI_5V_OUT HDMI@
R145
HDMI_HPD_U 1 2 HDMI_HPD_C
2 1K_0402_5%
C264 2
2
0.1U_0402_10V7K R186 C265
1
HDMI@ U9 100K_0402_5% 0.1U_0402_10V7K
C 1 C
HDMI@ HDMI@
OE#
1
1
HDMI_HPD 1
2 A Y 4
R184 R185
1
G
CV308 1 2 0.1U_0402_10V7K HDMI@ UMA_DVI_TXC+ 2.2K_0402_5% 2.2K_0402_5% SN74AHCT1G125GW_SOT353-5
19 UMA_HDMI_TXC+
HDMI@ HDMI@ HDMI@
3
2
CV304 1 2 0.1U_0402_10V7K HDMI@ UMA_DVI_TXC-
19 UMA_HDMI_TXC- 19 UMA_HDMI_CLK
2
G
CV306 1 2 0.1U_0402_10V7K HDMI@ UMA_DVI_TXD0+
19 UMA_HDMI_TX0+
3 1 HDMI_SCLK
2
CV302 1 2 0.1U_0402_10V7K HDMI@ UMA_DVI_TXD0-
19 UMA_HDMI_TX0-
D
Q18
CV303 1 2 0.1U_0402_10V7K HDMI@ UMA_DVI_TXD1+ BSH111_SOT23-3
19 UMA_HDMI_TX1+
3 1 HDMI@ HDMI_SDATA HDMI@
19 UMA_HDMI_DATA
CV301 1 2 0.1U_0402_10V7K HDMI@ UMA_DVI_TXD1- 2 1 +3VS
19 UMA_HDMI_TX1-
D
R571
CV307 1 2 0.1U_0402_10V7K HDMI@ UMA_DVI_TXD2+ Q19 2.2K_0402_5%
19 UMA_HDMI_TX2+
BSH111_SOT23-3
CV305 1 2 0.1U_0402_10V7K HDMI@ UMA_DVI_TXD2- HDMI@ HDMI_HPD
19 UMA_HDMI_TX2- HDMI_HPD 19
HDMI_R_CK+ 1 HDMI@ 2
UMA_DVI_TXC- 1 @ 2 HDMI_R_CK- R195 680_0402_1%
R157 0_0402_5% HDMI_R_CK- 1 HDMI@ 2
L8 HDMI@ R197 680_0402_1% HDMI@
1 HDMI_R_D1- 1 HDMI@ 2 D53 F2
1 2 2 R198 680_0402_1% +HDMI_5V_OUT_F
+5VS 2 1 1 2 +HDMI_5V_OUT
HDMI_R_D1+ 1 HDMI@ 2 0.5A_8V_KMC3S050RY
1
4 3 R202 680_0402_1% PMEG2010AEH_SOD123 HDMI@ C259
4 3 HDMI_R_D0+ 1 HDMI@ 2 HDMI@
WCM-2012HS-670T_0805 R201 680_0402_1% 0.1U_0402_10V7K
UMA_DVI_TXC+ @ HDMI_R_CK+ D95 @ HDMI_R_D0- 2
B 1 2 1 HDMI@ 2 B
R173 0_0402_5% HDMI_R_D1- 1 1 109 HDMI_R_D1- R203 680_0402_1%
HDMI_R_D2- 1 HDMI@ 2
HDMI_R_D1+ 2 2 98 HDMI_R_D1+ R205 680_0402_1%
UMA_DVI_TXD0- 1 @ 2 HDMI_R_D0- HDMI_R_D2+ 1 HDMI@ 2
R175 0_0402_5% HDMI_R_D2- 4 4 7 7 HDMI_R_D2- R206 680_0402_1%
1
L9 HDMI@ D
3 HDMI_R_D2+ 5 5 66 HDMI_R_D2+ Q24
3 4 4 +5VS 2
G 2N7002_SOT23-3
3 3 S HDMI@
3
2 2 1 1
8
WCM-2012HS-670T_0805
UMA_DVI_TXD0+ 1
R180
@ 2
0_0402_5%
HDMI_R_D0+
AZ1045-04F_DFN2510P10E-10-9 HDMI Connector
JHDMI
HDMI_HPD_C 19
UMA_DVI_TXD1- @ HDMI_R_D1- HP_DET
1 2 +HDMI_5V_OUT 18 +5V
R182 0_0402_5% 17
L10 HDMI@ D94 @ HDMI_SDATA DDC/CEC_GND
16 SDA
1 1 HDMI_R_CK+ 1 1 109 HDMI_R_CK+ HDMI_SCLK
2 2 D96 @
15 SCL
14 Reserved
HDMI_R_CK- 2 2 9 8 HDMI_R_CK- HDMI_HPD_C 6 3 HDMI_SDATA 13
I/O4 I/O2 HDMI_R_CK- CEC
4 4 3 3 12 CK- GND 20
HDMI_R_D0+ 4 4 77 HDMI_R_D0+ 11 21
WCM-2012HS-670T_0805 HDMI_R_CK+ CK_shield GND
10 CK+ GND 22
UMA_DVI_TXD1+ 1 @ 2 HDMI_R_D1+ HDMI_R_D0- 5 5 66 HDMI_R_D0- +5VS 5 2 HDMI_R_D0- 9 23
R183 0_0402_5% VDD GND D0- GND
8 D0_shield
3 3 HDMI_R_D0+ 7 D0+
HDMI_R_D1- 6
UMA_DVI_TXD2- @ HDMI_R_D2- 8 HDMI_SCLK D1-
1 2 +HDMI_5V_OUT 4 I/O3 I/O1 1 5 D1_shield
R187 0_0402_5% HDMI_R_D1+ 4
L11 HDMI@ AZC099-04S.R7G_SOT23-6 HDMI_R_D2- D1+
3 D2-
3 AZ1045-04F_DFN2510P10E-10-9
4 4 2
A A
3 HDMI_R_D2+ D2_shield
1 D2+
2 1 2/9: Add for ESD request HONGL_13-13201904CP
2 1 @
2/9: Add for ESD request
WCM-2012HS-670T_0805
UMA_DVI_TXD2+ 1 @ 2 HDMI_R_D2+
R188 0_0402_5%
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
HDMI Conn./CEC
Size Document Number Rev
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
0.3
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
QFKAA
Date: Tuesday, March 27, 2012 Sheet 15 of 48
5 4 3 2 1
5 4 3 2 1
UH1A
LPC
20K_0402_5% NOGCLK@ PCH_RTCX2 C20 B37 LPC_AD2
RTCX2 FWH2 / LAD2 LPC_AD2 28,31,32
1
10M_0402_5%
NOGCLK@
CH4 1 2 C37 LPC_AD3
FWH3 / LAD3 LPC_AD3 28,31,32
1U_0402_6.3V6K AZ_BITCLK_HD YH1 PCH_RTCRST# D20 RTCRST#
RH2
32.768KHZ_12.5P_1TJF125DP1A000D D36 LPC_FRAME#
FWH4 / LFRAME# LPC_FRAME# 28,31,32
NOGCLK@ PCH_SRTCRST# G22
1
SRTCRST# +3VS
iME Setting. E36
2
LDRQ0#
RTC
JME @ 1 2 1 SM_INTRUDER# K22 K36
INTRUDER# LDRQ1# / GPIO23
RH24 1 2PCH_SRTCRST# 1 2 CH3 15P_0402_50V8J
20K_0402_5% @ CH101 NOGCLK@ PCH_INTVRMEN C17 V5 SERIRQ SERIRQ 2 1
INTVRMEN SERIRQ SERIRQ 28,31
CH5 1 2 10P_0402_50V8J RH31 10K_0402_5%
1U_0402_6.3V6K 2
AM3 SATA_PRX_C_DTX_N0
SATA0RXN SATA_PRX_C_DTX_N0 25
D RH27 1 2 33_0402_5% AZ_BITCLK N34 AM1 SATA_PRX_C_DTX_P0 D
30 AZ_BITCLK_HD HDA_BCLK SATA0RXP SATA_PRX_C_DTX_P0 25 +3VS
SATA_PTX_DRX_N0
SATA 6G
Integrated SUS 1.05V VRM Enable AZ_SYNC L34
SATA0TXN AP7
AP5 SATA_PTX_DRX_P0
SATA_PTX_DRX_N0 25 HDD
HDA_SYNC SATA0TXP SATA_PTX_DRX_P0 25
High - Enable Internal VRs PCH_SPKR T10 AM10
30 PCH_SPKR SPKR SATA1RXN
PCH_INTVRMEN (must be always pulled high) SATA1RXP AM8
RH30 1 2 33_0402_5% AZ_RST# K34 AP11
30 AZ_RST_HD# HDA_RST# SATA1TXN
SATA1TXP AP10
PCH_GPIO21 RH34 2 1 10K_0402_5%
+RTCVCC AZ_SDIN0_HD E34 AD7 SATA_PRX_C_DTX_N2
30 AZ_SDIN0_HD HDA_SDIN0 SATA2RXN SATA_PRX_C_DTX_N2 25
AD5 SATA_PRX_C_DTX_P2
SATA2RXP SATA_PRX_C_DTX_P2 25
RH12 1 SM_INTRUDER# SATA_PTX_DRX_N2 PCH_GPIO19 RH28 1 2 10K_0402_5%
2
1M_0402_5%
G34 HDA_SDIN1 SATA2TXN AH5
AH4 SATA_PTX_DRX_P2
SATA_PTX_DRX_N2 25 14" ODD
SATA2TXP SATA_PTX_DRX_P2 25
RH33 1 2 PCH_INTVRMEN C34 HDA_SDIN2
IHDA
330K_0402_5% PCH_SPK AB8
+3VS @ SATA3RXN
+3VALW_PCH 2 1 A34 AB10
@ High = Enabled (No Reboot) RH272 1K_0402_5% HDA_SDIN3 SATA3RXP
AF3
SATA3TXN
1 2 PCH_SPKR Low = Disabled (Default) SATA3TXP AF1
RH36 1K_0402_5% RH32 1 2 33_0402_5% AZ_SDOUT A36
30 AZ_SDOUT_HD HDA_SDO
SATA
Y7 SATA_PRX_C_DTX_N4
SATA4RXN SATA_PRX_C_DTX_N4 25
Y5 SATA_PRX_C_DTX_P4 +RTCVCC +RTCBATT
SATA4RXP SATA_PRX_C_DTX_P4 25
RH25 1 2 0_0402_5% C36 AD3 SATA_PTX_DRX_N4
31 PWRME_CTRL HDA_DOCK_EN# / GPIO33 SATA4TXN SATA_PTX_DRX_N4 25
DH1 NOGCLK@
SATA_PTX_DRX_P4
0.1U_0402_10V7K
RB751V-40_SOD323-2
N32
SATA4TXP AD1 SATA_PTX_DRX_P4 25 15" ODD 1
HDA_DOCK_RST# / GPIO13
CH8
SATA5RXN Y3
1
8/30 Change PWRME_CTRL# to HDA_SDO by PCH EDS SATA5RXP Y1
HDA_SDO PCH_JTAG_TCK J3
SATA5TXN AB3
AB1
2
DH7
RB751V-40_SOD323-2
JTAG_TCK SATA5TXP
ME debug mode,
PCH_JTAG_TMS H7 Y11
2
this signal has a weak internal pull down JTAG_TMS SATAICOMPO
JTAG
PCH_JTAG_TDI SATAICOMP
*Low = Disable (default)
High = Enable (flash descriptor security overide)
K5 JTAG_TDI SATAICOMPI Y10 1
RH43
2
37.4_0402_1%
+1.05VS_VCC_SATA +RTCBATT +3VL
PCH_JTAG_TDO H1 JTAG_TDO
C SATA3RCOMPO AB12 C
If use GCLK, please delet DH1
HDA_SYNC RH26 GCLK@ SATA3COMPI AB13 SATA3_COMP 1
RH48
2
49.9_0402_1%
+1.05VS_SATA3
PCH_RTCX1
*This signal has a weak internal pull
H=>On Die PLL is supplied by 1.5V
down 26 PCH_RTCX1_R 1
0_0402_5%
2
PCH_SPICLK T3 SPI_CLK SATA3RBIAS AH1 RBIAS_SATA3 1 2
RH41 750_0402_1%
L=>On Die PLL is supplied by 1.8V PCH_SPICS0# Y14 SPI_CS0# +5VS
Need to pull high for Huron River platform Placement near to YH1
PCH_SPICS1# T1 SATA_LED# 2 1
SPI_CS1#
SPI
+3VALW_PCH 2 1 AZ_SYNC P3 SATA_LED# 10K_0402_5% RH29
SATALED# SATA_LED# 33
RH55 1K_0402_5% 1 2
PCH_SPIDI V4 V14 PCH_GPIO21 20K_0402_5% RH35
+5VS SPI_MOSI SATA0GP / GPIO21
PCH_SPIDO U3 P1 PCH_GPIO19
SPI_MISO SATA1GP / GPIO19 PCH_GPIO19 20
2
G
1 2 BSS138_NL_SOT23-3
RH56 1M_0402_5% 1 @ 2
RH274 0_0402_5%
+3VS
47P_0402_50V8J UH3
CH19 CH6 8 4
4MB ROM P/N:
@ 0.1U_0402_10V7K VCC VSS
SA00003K800
2
2
B 3 W
B
7
SA00004LI00
HOLD
For RF
PCH_SPICS0# 1 S
PCH_SPICLK 1 2 PCH_SPI0_CLK 6
RH66 33_0402_5% C
PCH_SPIDI 1 2 PCH_SPI0_DI 5 2 PCH_SPI0_DO 1 2 PCH_SPIDO
RH67 33_0402_5% D Q RH68 33_0402_5%
MX25L3205DM2I-12G SO8
Socket: SP07000F500/SP07000H900
Please place U13 & U4 close to U2 PCH,
please place RH66, RH67, RH68 near UH3
Please place RH267 near RH66, Please place RH271 near RH67,
Please place RH269 near RH68. +3VS 47P_0402_50V8J For RF +3VALW_PCH +3VALW_PCH +3VALW_PCH
1 2
@ CH20
SPI ROM for Win8 (2MByte )
2
0.1U_0402_10V7K
1 2 RH46 RH45 RH38
UH4 CH100 200_0402_5% 200_0402_5% 200_0402_5%
PCH_SPICS1# 1 8 WIN8@
PCH_SPIDO 1 WIN8@ 2 PCH_SPI1_DO CS# VCC RH267 33_0402_5%
2 7
1
RH269 33_0402_5% +3VS SO HOLD# PCH_SPI1_CLK
3 WP# SCLK 6 1 WIN8@ 2 PCH_SPICLK PCH_JTAG_TMS PCH_JTAG_TDO PCH_JTAG_TDI
4 5 PCH_SPI1_DI 1 2 PCH_SPIDI
GND SI
2
RH271 33_0402_5%
MX25L1606EM2I-12G_SO8 WIN8@ RH44 RH39 RH40
WIN8@ 100_0402_1% 100_0402_1% 100_0402_1%
A A
2MB ROM P/N:
1
PCH_SPI0_CLK PCH_SPI1_CLK
for EMI for EMI
SA000041N00
1
RH65
10_0402_5%
SA00003FO10 RH69
10_0402_5%
1
RH50
2 PCH_JTAG_TCK
51_0402_1%
WIN8@
2
CH7
1
CH21
1 Security Classification Compal Secret Data Compal Electronics, Inc.
10P_0402_50V8J 10P_0402_50V8J 2010/09/03 2012/12/31 Title
WIN8@
Issued Date Deciphered Date
2 2
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
PCH_HDA/JTAG/SATA/SPI/LPC
Size Document Number Rev
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Custom 0.3
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
QFKAA
Date: Tuesday, March 27, 2012 Sheet 16 of 48
5 4 3 2 1
5 4 3 2 1
UH1B
+3VALW_PCH 2 RH72 1 2.2K_0402_5% +3VS
PCIE_PRX_C_LANTX_N1 BG34 2 RH70 1 2.2K_0402_5% RH102 4.7K_0402_5%
27 PCIE_PRX_C_LANTX_N1 PERN1
5
PCIE_PRX_C_LANTX_P1 BJ34 E12 PCH_SMBALERT# QH3B RH103 4.7K_0402_5%
27 PCIE_PRX_C_LANTX_P1 PERP1 SMBALERT# / GPIO11
LAN 27 PCIE_PTX_C_LANRX_N1 CH13 2 1 0.1U_0402_10V7K PCIE_PTX_LANRX_N1 AV32
CH11 2 PETN1
27 PCIE_PTX_C_LANRX_P1 1 0.1U_0402_10V7K PCIE_PTX_LANRX_P1 AU32 PETP1 SMBCLK H14 PCH_SMBCLK PCH_SMBDATA 3 4 PM_SMBDATA 11,12,26
2
PCIE_PRX_WLANTX_N2 BE34 C9 PCH_SMBDATA QH3A 2N7002DW-T/R7_SOT363-6
26 PCIE_PRX_WLANTX_N2 PERN2 SMBDATA
PCIE_PRX_WLANTX_P2 BF34
26 PCIE_PRX_WLANTX_P2 PERP2
WLAN 26 PCIE_PTX_C_WLANRX_N2 CH14 2 1 0.1U_0402_10V7K PCIE_PTX_WLANRX_N2 BB32 PCH_SMBCLK 6 1
PETN2 PM_SMBCLK 11,12,26
26 PCIE_PTX_C_WLANRX_P2 CH17 2 1 0.1U_0402_10V7K PCIE_PTX_WLANRX_P2 AY32 PETP2
SMBUS
A12 DRAMRST_CNTRL_PCH 2N7002DW-T/R7_SOT363-6
SML0ALERT# / GPIO60 DRAMRST_CNTRL_PCH 7,11
BG36 PERN3
BJ36 C8 PCH_SMLCLK0
PERP3 SML0CLK
D AV34 PETN3 D
AU34 G12 PCH_SMLDATA0 +3VALW_PCH 2 RH78 1 2.2K_0402_5% +3VS
PETP3 SML0DATA
BF36 PERN4 2 RH74 1 2.2K_0402_5%
5
BE36 QH4B
PERP4 LAN_EN
AY34 PETN4 SML1ALERT# / PCHHOT# / GPIO74 C13 LAN_EN 27
BB34 PCH_SMLDATA1 3 4
PETP4 EC_SMB_DA2 31
E14 PCH_SMLCLK1
SML1CLK / GPIO58
2
PCI-E*
BG37 QH4A 2N7002DW-T/R7_SOT363-6
PERN5 PCH_SMLDATA1
BH37 PERP5 SML1DATA / GPIO75 M16
AY36 PCH_SMLCLK1 6 1
PETN5 EC_SMB_CK2 31
BB36 PETP5 2N7002DW-T/R7_SOT363-6
BJ38 PERN6
BG38 PERP6
Controller
AU36 PETN6 CL_CLK1 M7
AV36 PETP6
Control Link only for support Intel IAMT.
Link
BG40 PERN7 CL_DATA1 T11
BJ40 PERP7
AY40 +3VALW_PCH
+3VS PETN7
BB40 PETP7 CL_RST1# P10
CLOCKS
27 CLKREQ_LAN# J2 PCIECLKRQ0# / GPIO73 CLKOUT_PEG_A_P AB38
PCH_GPIO47 2 1
C for LAN en/disable function RH89 10K_0402_5%
C
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
PCH_PCI-E/SMBUS/CLK
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
Custom 0.3
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
QFKAA
Date: Tuesday, March 27, 2012 Sheet 17 of 48
5 4 3 2 1
5 4 3 2 1
UH1C
DMI
FDI
RH155 10K_0402_5% BG12 FDI_CTX_PRX_P5
FDI_RXP5 FDI_CTX_PRX_P5 6
DMI_PTX_CRX_P0 AY24 BJ10 FDI_CTX_PRX_P6
6 DMI_PTX_CRX_P0 DMI0TXP FDI_RXP6 FDI_CTX_PRX_P6 6
DMI_PTX_CRX_P1 AY20 BH9 FDI_CTX_PRX_P7
6 DMI_PTX_CRX_P1 DMI1TXP FDI_RXP7 FDI_CTX_PRX_P7 6
DMI_PTX_CRX_P2 AY18
6 DMI_PTX_CRX_P2 DMI2TXP
DMI_PTX_CRX_P3 AU18
6 DMI_PTX_CRX_P3 DMI3TXP
2 1 PCH_RSMRST# AW16 FDI_INT
FDI_INT FDI_INT 6
RH163 10K_0402_5% PCH_DPWROK 1 2 PCH_RSMRST#
2 1 PM_PWROK +1.05VS_PCH 1 2 DMI_COMP BJ24 AV12 FDI_FSYNC0 RH128 0_0402_5%
DMI_ZCOMP FDI_FSYNC0 FDI_FSYNC0 6
RH278 10K_0402_5% RH126 49.9_0402_1%
2 1 SYS_PWROK BG25 BC10 FDI_FSYNC1 Stuff R222 if do not support DeepSX state
DMI_IRCOMP FDI_FSYNC1 FDI_FSYNC1 6
RH279 10K_0402_5%
1 2 RBIAS_CPY BH21 AV14 FDI_LSYNC0
DMI2RBIAS FDI_LSYNC0 FDI_LSYNC0 6
RH127 750_0402_1%
BB10 FDI_LSYNC1
FDI_LSYNC1 FDI_LSYNC1 6
UH5 1K_0402_5%
C C
1
P
DH5
PM_PWROK 2 1 PCH_RSMRST#
CH751H-40PT_SOD323-2
DH6
35,37 POK 1 2
CH751H-40PT_SOD323-2
A A
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
PCH_DMI/FDI/PM
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
Custom 0.3
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
QFKAA
Date: Tuesday, March 27, 2012 Sheet 18 of 48
5 4 3 2 1
5 4 3 2 1
UH1D
UMA_ENBKL J47 AP43
31 UMA_ENBKL L_BKLTEN SDVO_TVCLKINN +3VS
UMA_ENVDD M45 AP45
13 UMA_ENVDD L_VDD_EN SDVO_TVCLKINP
PCH_PWM P45 AM42
13 PCH_PWM L_BKLTCTL SDVO_STALLN
SDVO_STALLP AM40
1
13 LCD_EDID_CLK LCD_EDID_CLK T40
LCD_EDID_DATA L_DDC_CLK RH140 RH139
13 LCD_EDID_DATA K47 L_DDC_DATA SDVO_INTN AP39
AP40 2.2K_0402_5% 2.2K_0402_5%
LCTL_CLK SDVO_INTP HDMI@ HDMI@
D T45 L_CTRL_CLK D
LCTL_DATA P39
2
L_CTRL_DATA
1 2 LVDS_IBG AF37 P38
LVD_IBG SDVO_CTRLCLK UMA_HDMI_CLK 15
RH143 2.37K_0402_1% AF36 M39
LVD_VBG SDVO_CTRLDATA UMA_HDMI_DATA 15
1 2 UMA_ENBKL T79 PAD
RH125 100K_0402_5% AE48 LVD_VREFH
AE47 LVD_VREFL DDPB_AUXN AT49
DDPB_AUXP AT47
AT40 HDMI_HPD HDMI_HPD 2 1
DDPB_HPD HDMI_HPD 15
LCD_TXCLK- AK39 100K_0402_5%
13 LCD_TXCLK- LVDSA_CLK#
LVDS
LCD_TXCLK+ AK40 AV42 UMA_HDMI_TX2- RH254
13 LCD_TXCLK+ LVDSA_CLK DDPB_0N UMA_HDMI_TX2- 15
AV40 UMA_HDMI_TX2+
+3VS DDPB_0P UMA_HDMI_TX2+ 15
LCD_TXOUT0- AN48 AV45 UMA_HDMI_TX1-
13 LCD_TXOUT0- LVDSA_DATA#0 DDPB_1N UMA_HDMI_TX1- 15
LCD_TXOUT1- AM47 AV46 UMA_HDMI_TX1+
13 LCD_TXOUT1- LVDSA_DATA#1 DDPB_1P UMA_HDMI_TX1+ 15 HDMI
CRT
RH152 150_0402_1% 14 UMA_CRT_CLK UMA_CRT_CLK T39 AT43
UMA_CRT_DATA CRT_DDC_CLK DDPD_AUXP RH255
14 UMA_CRT_DATA M40 CRT_DDC_DATA DDPD_HPD BH41 2 1 100K_0402_5%
1 2 UMA_CRT_R
RH154 150_0402_1% BB43
UMA_CRT_HSYNC DDPD_0N
14 UMA_CRT_HSYNC M47 CRT_HSYNC DDPD_0P BB45
UMA_CRT_VSYNC M49 BF44
14 UMA_CRT_VSYNC CRT_VSYNC DDPD_1N
DDPD_1P BE44
DDPD_2N BF42
2 1 CRT_IREF T43 BE42
RH138 1K_0402_0.5% DAC_IREF DDPD_2P
T42 CRT_IRTN DDPD_3N BJ42
DDPD_3P BG42
PANTHER-POINT_FCBGA989
PCHB0@
B B
A A
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
PCH_CRT/LVDS/HDMI
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
Custom 0.3
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
QFKAA
Date: Tuesday, March 27, 2012 Sheet 19 of 48
5 4 3 2 1
5 4 3 2 1
UH1E
RSVD1 AY7
RSVD2 AV7
BG26 TP1 RSVD3 AU3
BJ26 TP2 RSVD4 BG4
BH25 TP3
BJ16 TP4 RSVD5 AT10
BG16 TP5 RSVD6 BC8
AH38 TP6
D D
AH37 TP7 RSVD7 AU2
AK43 TP8 RSVD8 AT4
AK45 TP9 RSVD9 AT3
C18 TP10 RSVD10 AT1
N30 TP11 RSVD11 AY3
H3 TP12 RSVD12 AT5
AH12 TP13 RSVD13 AV3
AM4 TP14 RSVD14 AV1
AM5 TP15 RSVD15 BB1
+3VS Y13 BA3
TP16 RSVD16
K24 TP17 RSVD17 BB5
L24 TP18 RSVD18 BB3
AB46 TP19 RSVD19 BB7
1 2 PCH_GPIO54 AB45 BE8
TP20 RSVD20
RSVD
RH318 8.2K_0402_5% BD4
PCH_GPIO4 RSVD21
1 2 RSVD22 BF6
RH319 8.2K_0402_5%
1 2 PCI_PIRQB# B21 AV5 NV_ALE
RH320 8.2K_0402_5% TP21 RSVD23
M20 TP22 AV10
1 2 PCI_PIRQC# AY16 TP23
DF_TVS RSVD24
RH321 8.2K_0402_5% BG46 AT8
PCH_GPIO52 TP24 RSVD25
1 2
RH324 8.2K_0402_5% AY5
PCH_GPIO53 RSVD26
1 2 RSVD27 BA2
RH323 8.2K_0402_5% U3RXDN1_R BE28
29 U3RXDN1_R USB3Rn1
1 2 PCI_PIRQA# U3RXDN2_R BC30 AT12
29 U3RXDN2_R USB3Rn2 RSVD28
RH325 8.2K_0402_5% BE32 BF3
ODD_DA# USB3Rn3 RSVD29
1 2 BJ32 USB3Rn4
RH322 8.2K_0402_5% U3RXDP1_R BC28
29 U3RXDP1_R USB3Rp1
1 2 PCH_GPIO55 U3RXDP2_R BE30
29 U3RXDP2_R USB3Rp2
RH326 8.2K_0402_5% BF32
PCH_GPIO2 USB3Rp3 USB20_N0
1 2 BG32 USB3Rp4 USBP0N C24 USB20_N0 29
C RH327 8.2K_0402_5% U3TXDN1 USB20_P0 Intel Anti-Theft Techonlogy C
PCH_GPIO50 29 U3TXDN1 U3TXDN2
AV26 USB3Tn1 USBP0P A24
USB20_N1
USB20_P0 29 USB-LEFT1
1 2 BB26 USB3Tn2 USBP1N C25 USB20_N1 29
RH328 8.2K_0402_5% 29 U3TXDN2 USB20_P1 High=Endabled
PCH_GPIO51
AU28 USB3Tn3 USBP1P B25
USB20_N2
USB20_P1 29 USB-LEFT2
1 2 AY30 USB3Tn4 USBP2N C26 USB20_N2 25 NV_ALE
RH329 8.2K_0402_5% U3TXDP1 AU26 A26 USB20_P2 USB-Right1 Low=Disable(floating)
1 2 PCI_PIRQD# 29
29
U3TXDP1
U3TXDP2
U3TXDP2 AY26
USB3Tp1
USB3Tp2
USBP2P
USBP3N K28 USB20_N3
USB20_P2
USB20_N3
25
25
*
RH283 8.2K_0402_5% AV28 H28 USB20_P3 USB-Right2
USB3Tp3 USBP3P USB20_P3 25 +1.8VS
1 2 PCH_GPIO5 AW30 EHCI 1 E28
RH290 8.2K_0402_5% USB3Tp4 USBP4N
USBP4P D28
C28 NV_ALE 1 @ 2
USBP5N RH164 1K_0402_5%
USBP5P A28
USBP6N C29
USBP6P B29
PCI_PIRQA# K40 N28
PCI_PIRQB# PIRQA# USBP7N
K38 PIRQB# USBP7P M28
PCI
PCI_PIRQC# H38 L30 USB20_N8
PIRQC# USBP8N USB20_N8 28
PCI_PIRQD# G38 K30 USB20_P8 Card Reader
PIRQD# USBP8P USB20_P8 28
G30 USB20_N9
USBP9N USB20_N9 26
PCH_GPIO50 C46 E30 USB20_P9 WiMax
REQ1# / GPIO50 USBP9P USB20_P9 26
USB
PCH_GPIO52 C44 C30
PCH_GPIO54 REQ2# / GPIO52 USBP10N
E40 REQ3# / GPIO54 EHCI 2 USBP10P A30
USB20_N11
USBP11N L32 USB20_N11 13
PCH_GPIO51 D47 K32 USB20_P11 Int. Camera
GNT1# / GPIO51 USBP11P USB20_P11 13
28 CLK_PCI_TPM_PCH 2 1 CLK_PCI_TPM_PCH_R PCH_GPIO53 E42 GNT2# / GPIO53 USBP12N G32
22_0402_5% R314 PCH_GPIO55 F46 E32
GNT3# / GPIO55 USBP12P
USBP13N C32
USBP13P A32
Add new PCI CLK to TPM PCH_GPIO2 G42
ODD_DA# PIRQE# / GPIO2
25 ODD_DA# G40 PIRQF# / GPIO3
PCH_GPIO4 C42 C33 USBBIAS 1 2
PCH_GPIO5 PIRQG# / GPIO4 USBRBIAS# RH165 22.6_0402_1%
D44 PIRQH# / GPIO5
B
Within 500 mils B
USBRBIAS B33
T80 PAD PCI_PME# K10 PME#
PLT_RST# C6 A14 USB_OC#0 USB-LEFT
5,26,27,28,31,32 PLT_RST# PLTRST# OC0# / GPIO59 USB_OC#0 29
K20 USB_OC#1 USB-Right
OC1# / GPIO40 USB_OC#1 25
B17 USB_OC#2
OC2# / GPIO41
31 CLK_PCI_EC
22_0402_5% 1 2 RH167 CLK_EC_R H49 CLKOUT_PCI0 OC3# / GPIO42 C16 SLP_CHG#
SLP_CHG# 29
22_0402_5% 1 2 RH166 CLK_PCH H43 L16 USB_OC#4
17 CLK_PCILOOP CLKOUT_PCI1 OC4# / GPIO43 +3VALW_PCH
32 CLK_PCI_DDR
22_0402_5% 1 2 RH284 CLK_SIO J48 CLKOUT_PCI2 OC5# / GPIO9 A16 USB_OC#5
CLK_PCI_TPM_PCH_R K42 D14 USB_OC#6
CLKOUT_PCI3 OC6# / GPIO10
1
@ @ PANTHER-POINT_FCBGA989 SLP_CHG# 1 2
2 1 ODD_DA# PCHB0@ RH196 10K_0402_5%
180P_0402_50V8J CH15 USB_OC#4 1 2
RH200 10K_0402_5%
USB_OC#1 1 2
by ESD requestion and place near CPU RH192 10K_0402_5%
Boot BIOS Strap
PCH_GPIO51 PCH_GPIO19 Boot BIOS Loaction
@ USB_OC#2 1 2
PLT_RST# LPC RH177 10K_0402_5%
2
100P_0402_50V8J
1
CH104 0 0 USB_OC#5 1 2
Reserved RH183 10K_0402_5%
0 1 USB_OC#7 1 2
PCI RH201 10K_0402_5%
1 0 USB_OC#0 1 2
SPI RH188 10K_0402_5%
1K_0402_5% 2 @ 1 RH285 PCH_GPIO51 1 1 *
A 1K_0402_5% 2 @ A
1 RH286 PCH_GPIO19
PCH_GPIO19 16
+3VS
+3VALW_PCH UH1F
ODD_EN# 1 2
CHP3_SERDBG T7 C40 ODD_EN# RH288 10K_0402_5%
14 CHP3_SERDBG BMBUSY# / GPIO0 TACH4 / GPIO68 ODD_EN# 34
2 1 EC_LID_OUT# GATEA20 1 2
RH204 1K_0402_5% PCH_GPIO1 A42 B41 PCH_GPIO69 RH182 10K_0402_5%
EC_SMI# TACH1 / GPIO1 TACH5 / GPIO69 KB_RST#
1 2 1 2
RH205 10K_0402_5% 25 ODD_SEL ODD_SEL H36 C41 PCH_GPIO70 RH184 10K_0402_5%
PCH_GPIO12 TACH2 / GPIO6 TACH6 / GPIO70 PCH_GPIO69
1 2 1 2
RH289 10K_0402_5% 31 EC_SCI# EC_SCI# E38 A40 PCH_GPIO71 RH291 10K_0402_5%
PCH_GPIO28 TACH3 / GPIO7 TACH7 / GPIO71 PCH_GPIO70
D 1 2 1 2 D
RH202 10K_0402_5% 31 EC_SMI# EC_SMI# C10 RH315 10K_0402_5%
PCH_GPIO57 GPIO8 PCH_GPIO71
1 2 1 2
RH207 10K_0402_5% PCH_GPIO12 C4 RH203 10K_0402_5%
LAN_PHY_PWR_CTRL / GPIO12
+3VS EC_LID_OUT# G2 P4 GATEA20
31 EC_LID_OUT# GPIO15 A20GATE GATEA20 31
PECI AU16
1 2 PCH_GPIO34 15ODD_DETECT# U2
25 15ODD_DETECT# SATA4GP / GPIO16
RH180 10K_0402_5% P5 KB_RST#
RCIN# KB_RST# 31
2 1 CHP3_SERDBG ODD_SEL
GPIO
RH292 1K_0402_5% PCH_GPIO17 D40 AY11 H_PWRGOOD
TACH0 / GPIO17 PROCPWRGD H_PWRGOOD 5
CPU/MISC
1 2 PCH_GPIO1
RH190 10K_0402_5% ODD_SEL BT_DET# PCH_THRMTRIP# 1
1 2 BT_DET#
14" 15"/17" T5 SCLOCK / GPIO22 THRMTRIP# AY10
RH191
2
390_0402_5%
H_THERMTRIP# 5
RH185 10K_0402_5% E8 T14
OPTIMUS_EN# GPIO24 INIT3_3V#
1 2 GPIO6 High Low
RH193 10K_0402_5% PCH_GPIO27 E16 AY1 NV_CLE This signal has weak internal
ODD_DETECT# GPIO27 DF_TVS
1 2
RH178 200K_0402_5% SATA port Port 2 Port 4 PCH_GPIO28 P8 pull-up, can't be pulled low
ODD_SEL GPIO28
1 2 TS_VSS1 AH8
RH197 10K_0402_5% PCH_GPIO34 K1
15ODD_DETECT# STP_PCI# / GPIO34
1 2 TS_VSS2 AK11
RH179 10K_0402_5% T81 PAD PCH_GPIO35 K4
EC_SCI# GPIO35
1 2 TS_VSS3 AH10
RH293 10K_0402_5% ODD_DETECT# V8
25 ODD_DETECT# SATA2GP / GPIO36
1 2 PCH_GPIO39 AK10
RH194 10K_0402_5% PCH_GPIO37 TS_VSS4
M5 SATA3GP / GPIO37
1 2 PCH_GPIO48
C RH181 10K_0402_5% OPTIMUS_EN# N2 P37 C
PCH_GPIO49 SLOAD / GPIO38 NC_1
1 2
RH195 10K_0402_5% PCH_GPIO39 M3
PCH_GPIO17 SDATAOUT0 / GPIO39
1 2
RH186 10K_0402_5% PCH_GPIO48 V13 BG2
SDATAOUT1 / GPIO48 VSS_NCTF_15
PCH_GPIO49 V3 BG48
SATA5GP / GPIO49 / TEMP_ALERT# VSS_NCTF_16
PCH_GPIO57 D6 BH3
GPIO57 VSS_NCTF_17
VSS_NCTF_18 BH47
1 2 PCH_GPIO37
RH198 10K_0402_5% A4 BJ4
@ PCH_GPIO27 VSS_NCTF_1 VSS_NCTF_19
2 1
RH199 10K_0402_5% A44 BJ44
VSS_NCTF_2 VSS_NCTF_20
Follow Compal ORB
and Intel Check list 460603 V1.5 A45 VSS_NCTF_3 VSS_NCTF_21 BJ45
NCTF
A46 VSS_NCTF_4 VSS_NCTF_22 BJ46
1
BF1 F1 RH187 RH210
RH206 @ VSS_NCTF_13 VSS_NCTF_31
1 2 1K_0402_5% PCH_GPIO28 SKU Non3D 3D 2.2K_0402_5% 2.2K_0402_5%
BF49 VSS_NCTF_14 VSS_NCTF_32 F49
2
DH54
PANTHER-POINT_FCBGA989 NV_CLE 2 1 2 1 H_SNB_IVB# 5,11
PCHB0@ RH189 1K_0402_5%
PMEG2010AEH_SOD123
A A
Integrated clock enable functionality
is achieved by soft-strap
The current default is clock enable
Security Classification Compal Secret Data Compal Electronics, Inc.
Issued Date 2010/09/03 Deciphered Date 2012/12/31 Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
PCH_CPU/GPIO
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
Custom 0.3
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
QFKAA
Date: Tuesday, March 27, 2012 Sheet 21 of 48
5 4 3 2 1
5 4 3 2 1
CRT
CH32 CH33 CH31 CH34 VCCCORE[3] 0.01U_0402_25V7K 10U_0603_6.3V6M
AD23 VCCCORE[4] VSSADAC U47 S0 Iccmax
D Voltage Rail Voltage D
AF21 Current (A)
VCC CORE
10U_0603_6.3V6M VCCCORE[5] 2 2
AF23 VCCCORE[6]
2 2 2 2 +3VS
AG21 VCCCORE[7]
AG23 VCCCORE[8]
V_PROC_IO 1.05 0.001
1U_0402_6.3V6K 1U_0402_6.3V6K AG24 1mA AK36 +VCCA_LVDS 1 2
VCCCORE[9] VCCALVDS RH208 0_0603_5%
AG26 VCCCORE[10]
AG27 VCCCORE[11] VSSALVDS AK37 V5REF 5 0.001
AG29 VCCCORE[12]
AJ23 VCCCORE[13] +1.8VS
LVDS
AJ26 VCCCORE[14] VCCTX_LVDS[1] AM37 V5REF_Sus 5 0.001
AJ27 LH2
VCCCORE[15] +VCCTX_LVDS 0.01U_0402_25V7K
AJ29 VCCCORE[16] VCCTX_LVDS[2] AM38 2 1
AJ31 1 BLM18PG181SN1D_0603 Vcc3_3 3.3 0.228
+1.05VS_PCH VCCCORE[17] CH40
60mA VCCTX_LVDS[3] AP36
CH38 CH39 22U_0805_6.3V6M
VCCTX_LVDS[4] AP370.01U_0402_25V7K VccADAC 3.3 0.063
2
AN19 VCCIO[28]
VccADPLLA 1.05 0.08
+3VS
This pin can be left as NC if PAD T82 BJ22 VCCAPLLEXP
On-Die VR is enabled (Default) V33 VccADPLLB 1.05 0.08
VCC3_3[6]
HVCMOS
AN16 VCCIO[15]
1
AN17 CH42 VccCore 1.05 1.7
VCCIO[16] 0.1U_0402_10V7K
VCC3_3[7] V34
2 VccDMI 1.1 0.047
AN21 VCCIO[17] +VCCAFDI_VRM +1.5VS
AN26 RH221
VCCIO[18] 0_0603_5% VccIO 1.05 3.711
+VCCAFDI_VRM
C
AN27 VCCIO[19] 3709mA VCCVRM[3] AT16 1 2
C
+1.05VS_PCH AP21 +VCCP_VCCDMI RH213 +1.05VS_VCCP VccASW 1.05 0.903
VCCIO[20] 0_0603_5%
1U_0402_6.3V6K AP23 AT20 +VCCP_VCCDMI 1 2
VCCIO[21] VCCDMI[1]
1 VccSPI 3.3 0.01
+1.05VS_PCH
DMI
1 1 1 1 1 AP24 VCCIO[22]
VCCIO
CH43 CH45 CH46 CH47 CH44 RH214 CH48
AP26 VCCIO[23] 75mA VCCCLKDMI AB36 +1.05VS_VCC_DMI 2 1 1U_0402_6.3V6K VccDSW 3.3 0.001
10U_0603_6.3V6M 1U_0402_6.3V6K 0_0805_5% 2
2 2 2 2 2 1
AT24 VCCIO[24] CH49 VccDFTERM 1.8 0.002
1U_0402_6.3V6K 1U_0402_6.3V6K 1U_0402_6.3V6K
2
AN33 VCCIO[25]
VccRTC 3.3 N/A
AN34 AG16 +1.8VS
+3VS VCCIO[26] VCCDFTERM[1]
VccSus3_3 3.3 0.095
BH29 VCC3_3[3] VCCDFTERM[2] AG17
DFT / SPI
1 1
CH50 190mA VccSusHDA 3.3 0.01
0.1U_0402_10V7K AJ16 CH51
VCCDFTERM[3] 0.1U_0402_10V7K
2 +VCCAFDI_VRM 2 VccVRM 1.5 0.167
AP16 VCCVRM[2]
VCCDFTERM[4] AJ17
This pin can be left as NC if
PAD T83 BG6 VccAFDIPLL
VccCLKDMI 1.05 0.07
On-Die VR is enabled (Default) +3VS
20mA VCCSPI
JUMP_43X79
QH2 AO3413_SOT23
20K_0402_5%~D
S
3 1
0.1U_0402_10V7K~D
0.01U_0402_25V7K
G
1
2
0.1U_0402_25V6
1
CH102
CH99
1
2 @
2
RH1
CH98
A PCH_PWR_EN# A
23,34 PCH_PWR_EN# 2 1
RH3 47K_0402_5%
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
PCH_POWER-1
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
Custom 0.3
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
QFKAA
Date: Tuesday, March 27, 2012 Sheet 22 of 48
5 4 3 2 1
5 4 3 2 1
D
10U_0603_6.3V6M 1U_0402_6.3V6K 3 1
2 2 UH1J POWER +1.05VS_PCH
0.1U_0402_25V6
0.1U_0402_10V7K~D
1
20K_0402_5%~D
PAD
1
CH80
G
1 T84 AD49 N26 1
2
VCCACLK VCCIO[29]
RH228
CH55 1 2
CH59
D 0.1U_0402_10V7K D
VCCIO[30] P26
T16 CH56
@ 2 VCCDSW3_3 3mA 1U_0402_6.3V6K 2 @
"@" Avoid leakage P28 22,34 PCH_PWR_EN# 2 1
2
CH58 VCCIO[31] 2 RH4 47K_0402_5%
2 1 +PCH_VCCDSW V12 T27
DCPSUSBYP VCCIO[32]
0.1U_0402_10V7K T29
+3VS_VCC_CLKF33 VCCIO[33] +3VALW_PCH
T38 VCC3_3[5] Change RH232, RH237 to 10 ohm by follow Compal ORB abd Intel CRB
VCCSUS3_3[7] T23
This pin can be left as NC if PAD T85 BH23 1
VCCAPLLDMI2 CH60 +3VALW_PCH
119mA VCCSUS3_3[8] T24
On-Die VR is enabled (Default) +1.05VS_PCH AL29 0.1U_0402_10V7K +5VALW_PCH +3VALW_PCH
VCCIO[14]
VCCSUS3_3[9] V23
2
USB
1
2
+VCCSUS AL24 V24
DCPSUS[3] VCCSUS3_3[10] CH61 RH232 DH3
1
CH54 P24 0.1U_0402_10V7K 10_0402_5%
1U_0402_6.3V6K VCCSUS3_3[6] 2 CH751H-40PT_SOD323-2
@ AA19
1
+1.05VS_PCH 2 VCCASW[1] +PCH_V5REF_SUS
VCCIO[34] T26 +1.05VS_PCH
AA21 VCCASW[2] 1010mA 1
CH63
AA24 1mA M26 +PCH_V5REF_SUS
VCCASW[3] V5REF_SUS 0.1U_0402_10V7K
@ 2
1 1 AA26
2
+3VALW_PCH
1 1 1
CH67 CH68 CH69 AC27 RH237 DH4
+1.05VS_PCH VCCASW[9]
VCCSUS3_3[2] N20 10_0402_5%
PCI/GPIO/LPC
1U_0402_6.3V6K 1U_0402_6.3V6K AC29 1 CH751H-40PT_SOD323-2
LH7 BLM18PG181SN1D_2P 2 2 2 VCCASW[10] CH70
N22
1
+1.05VS_VCCADPLLA VCCSUS3_3[3] 1U_0402_6.3V6K +PCH_V5REF_RUN
1 2 AC31 VCCASW[11]
VCCSUS3_3[4] P20 1
LH8 BLM18PG181SN1D_2P 2 CH71
AD29 VCCASW[12]
1 2 +1.05VS_VCCADPLLB P22
CH93 CH95 VCCSUS3_3[5] +3VS 1U_0402_6.3V6K
AD31 VCCASW[13] 2
1 10U_0603_6.3V6M 1 10U_0603_6.3V6M
1 1 W21 VCCASW[14] VCC3_3[1] AA16
+3VS 1
W23 W16 CH72
2 2 VCCASW[15] VCC3_3[8] 0.1U_0402_10V7K
2 CH94 2 CH96
W24 VCCASW[16] VCC3_3[4] T34
1U_0402_6.3V6K 1U_0402_6.3V6K 2
W26 VCCASW[17] 1 2
CH75
0.1U_0402_10V7K +3VS
W29 VCCASW[18]
W31 VCCASW[19] VCC3_3[2] AJ2
+1.05VS_PCH +1.05VS_SATA3 +1.05VS_PCH
1
RH244 W33 RH242
+VCCDIFFCLK VCCASW[20] CH76
2 1 VCCIO[5] AF13 2 1
0.1U_0402_10V7K
0_0603_5% +VCCRTCEXT 2 0_0805_5%
1 N16 DCPRTC 1
CH79 1 AH13 CH77
1U_0402_6.3V6K CH78 VCCIO[12] 1U_0402_6.3V6K
0.1U_0402_10V7K +VCCAFDI_VRM Y49 AH14 +1.05VS_SATA3
B 2 VCCVRM[4] VCCIO[13] 2 B
2
VCCIO[6] AF14
+1.05VS_PCH +1.05VS_VCCDIFFCLKN +1.05VS_VCCADPLLA BD47 VCCADPLLA 80mA This pin can be left as NC if
SATA
RH247 AK1 T86 PAD
+1.05VS_VCCDIFFCLKN +1.05VS_VCCADPLLB VCCAPLLSATA +VCCAFDI_VRM On-Die VR is enabled (Default)
2 1 BF47 VCCADPLLB
1
80mA
0_0603_5% CH81 AF11 +VCCAFDI_VRM
1U_0402_6.3V6K +VCCDIFFCLK VCCVRM[1] +1.05VS_VCC_SATA +1.05VS_PCH
AF17 VCCIO[7] 55mA
AF33 RH246
2 VCCDIFFCLKN[1] +1.05VS_VCC_SATA
AF34 VCCDIFFCLKN[2] VCCIO[2] AC16 2 1
+1.05VS_VCCDIFFCLKN AG34 0_0805_5%
+1.05VS_PCH VCCDIFFCLKN[3]
VCCIO[3] AC17 1
CH82
AG33 AD17 1U_0402_6.3V6K
VCCSSC 95mA VCCIO[4]
1 2
CH84
1U_0402_6.3V6K +VCCSST V16 +1.05VS_PCH
DCPSST
2 1
0.1U_0402_10V7K
+1.05VM_VCCSUS T17 T21 +VCCME_22 RH3002 1 0_0402_5%
CH85 DCPSUS[1] VCCASW[22]
V19 DCPSUS[2]
2
MISC
2 2 2 VCCRTC VCCSUSHDA
HDA
1U_0402_6.3V6K
A @ A
2 1 1 1 1
CH89 CH90 CH91 PANTHER-POINT_FCBGA989 CH92
PCHB0@ 0.1U_0402_10V7K
1U_0402_6.3V6K 0.1U_0402_10V7K
2 2 2 2
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
PCH_POWER-2
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
Custom 0.3
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
QFKAA
Date: Tuesday, March 27, 2012 Sheet 23 of 48
5 4 3 2 1
5 4 3 2 1
UH1I
PANTHER-POINT_FCBGA989
PCHB0@
A A
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
PCH_GND
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
Custom 0.3
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
QFKAA
Date: Tuesday, March 27, 2012 Sheet 24 of 48
5 4 3 2 1
5 4 3 2 1
1
C357 C358 C359 5 SATA_PRX_DTX_N2 C378 1 2 0.01U_0402_25V7K
B- SATA_PRX_C_DTX_N2 16
C356 0.1U_0402_10V7K 0.1U_0402_10V7K 0.1U_0402_10V7K 6 SATA_PRX_DTX_P2 C375 1 2 0.01U_0402_25V7K
B+ SATA_PRX_C_DTX_P2 16
10U_0805_6.3V6M
2 7
2 2 2 GND
DP 8 ODD_DETECT# 21
+5V 9 +5VS_ODD +5VS_ODD
+5V 10 Place components closely ODD CONN.
D 11 ODD_DA# 1.6A D
MD ODD_DA# 20
Close to JHDD 14
15
GND1 GND 12
13 1 1 1
JHDD GND2 GND
1
C379
1 SANTA_206001-1 C355 @C354
@ C354 @ C380 C360
GND SATA_PTX_C_DRX_P0 C369 1
2 2 0.01U_0402_25V7K SATA_PTX_DRX_P0 16
@ 10U_0805_6.3V6M 10U_0805_6.3V6M 1U_0402_6.3V6K 0.1U_0402_10V7K
2
RX+ SATA_PTX_C_DRX_N0 C367 1 2 2 2
RX- 3 2 0.01U_0402_25V7K SATA_PTX_DRX_N0 16
4 0.1U_0402_10V7K
GND SATA_PRX_DTX_N0 C368 1
TX- 5 2 0.01U_0402_25V7K SATA_PRX_C_DTX_N0 16
6 SATA_PRX_DTX_P0 C370 1 2 0.01U_0402_25V7K
TX+ SATA_PRX_C_DTX_P0 16
7
GND
SATA ODD Conn (for 15" 17")
Close to JODD (for EMI)
8 JODDB @
3.3V +3VS
9 1 ODD_DA# ODD_DETECT#
3.3V 1 SATA_PTX_C_DRX_P4 C382 1
3.3V 10 2 2 2 0.01U_0402_25V7K SATA_PTX_DRX_P4 16
11 3 SATA_PTX_C_DRX_N4 C381 1 2 0.01U_0402_25V7K 1 1
GND 3 SATA_PTX_DRX_N4 16
12 4 @ @
GND 4 SATA_PRX_DTX_N4 C383 1
GND 13 5 5 2 0.01U_0402_25V7K SATA_PRX_C_DTX_N4 16
C363 C364
14 6 SATA_PRX_DTX_P4 C384 1 2 0.01U_0402_25V7K 0.1U_0402_10V7K 0.1U_0402_10V7K
5V +5VS 6 SATA_PRX_C_DTX_P4 16 2 2
5V 15 7 7
16 8 15ODD_DETECT#
5V 8 15ODD_DETECT# 21
GND 17 9 9 +5VS_ODD
Reserved 18 10 10
19 11 ODD_DA# 15ODD_DETECT#
GND 11 ODD_SEL
23 GND 12V 20 12 12 ODD_SEL 21
24 GND 12V 21 GND 13 1
22 14 @
12V GND C365
SUYIN_127043FB022G278ZR ACES_88058-120N 0.1U_0402_10V7K
2
C C
@
R77 0_0402_5%
1 @ 2
L54
B 20 USB20_N2 USB20_N2 1 2 USB20_N2_R B
1 2
1 @ 2
R87 0_0402_5%
A A
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
SATA-HDD/ODD/USB
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
0.3
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
QFKAA
Date: Tuesday, March 27, 2012 Sheet 25 of 48
5 4 3 2 1
Slot 1 Half PCIe Mini Card-WLAN/ WiMax WLAN&BT Combo module circuits
+3V_WLAN
BT BT
on module on module
2
RM17 Enable Disable
8.2K_0402_5% +3V_WLAN +3V_WLAN
5
UM4 UM5
1 1
P
31 AOAC_WLAN_PWR_EN# IN1 5,20,27,28,31,32 PLT_RST# IN1
O 4WLAN_OFF# O 4 WLAN_RST#_R BT_ON# H L
31 WL_OFF# 2 IN2 31 WLAN_RST# 2 IN2
2
RM21
SN74AHC1G08DCKR_SC70-5 SN74AHC1G08DCKR_SC70-5 100K_0402_5%
3
@ For RF
BT_ON 1 R327 2 E51_RXD_R
31 BT_ON
1K_0402_5%
1
WL_OFF# 1 2 WLAN_RST# 1 2
RM18 0_0402_5% RM19 0_0402_5%
@
For isolate Intel Rainbow Peak and
+1.5VS
Compal Debug Card.
+3V_WLAN
40 mils +1.5VS_WLAN
For SED For SED
1
0.1U_0402_10V7K 0.1U_0402_10V7K
1 1 1 1 1 1 PJ33
1
1
PAD-OPEN 2x2m
CM1 CM2 CM3
C253 CM7 CM8 CM9 C254 @
47P_0402_50V8J @ @ @ 47P_0402_50V8J
2
2
2 2 2 @ 2 2 2 @
2
0.01U_0402_25V7K 4.7U_0805_10V4Z 0.01U_0402_25V7K 4.7U_0805_10V4Z
+1.5VS_WLAN
+3V_WLAN
EC_SWI#
JWLAN +3VALW TO +3V_WLAN
18,27 EC_SWI# 1 1 2 2
+3V_WLAN BT_ON 10_0402_5%2BT_CTRL_R
3
5
3 4 4
6
for AOAC and WOWL
@ R1443 5 6
17 CLKREQ_WLAN# 7 7 8 8
9 10 +3VALW +3VS
9 10
1
17 CLK_WLAN# 11 11 12 12
C266 13 14 +3VALW
17 CLK_WLAN 13 14
47P_0402_50V8J 15 16
2
@ 15 16
1
2
17 18 R1456 C907 Vgs=-4.5V,Id=3A,Rds<97mohm
+1.5VS_WLAN 17 18 WLAN_OFF# 100K_0402_5%
19 19 20 20
1
21 22 WLAN_RST#_R 0.1U_0402_10V7K
21 22 1 PJ30
17 PCIE_PRX_WLANTX_N2 23 24
2
23 24
1
3
S
17 PCIE_PRX_WLANTX_P2 25 25 26 26 G PAD-OPEN 2x2m
C260 27 28 AOAC_WLAN_PWR_EN# 1 2 2 AO3413_SOT23 @
47P_0402_50V8J 27 28 Q210
29 30 PM_SMBCLK 11,12,17
2
@ 29 30 47K_0402_5%
17 PCIE_PTX_C_WLANRX_N2 31 32 PM_SMBDATA 11,12,17 2
D
2
31 32
17 PCIE_PTX_C_WLANRX_P2 33 33 34 34
R1457 C908 +3V_WLAN
WLAN/ WiFi 35 35 36 36 USB20_N9 20 WiMax
37 37 38 38 USB20_P9 20 0.01U_0402_25V7K
1
+3V_WLAN 39 39 40 40
41 42 LED_WIMAX#
41 42 LED_WIMAX# 33
43 43 44 44 need short PJ30 if system
45 46 WIMAX@ don't support AOAC or WOWL
R16 45 46 LED_WIMAX#
47 47 48 48 1 2 +5VS
31 E51_TXD 10_0402_5%2 49 49 50 50 RM7 100K_0402_5%
1 2 E51_RXD_R 51 52 WIMAX@
31 E51_RXD 51 52
0_0402_5% 53 54 1 2
R17 G1 G2 RM181 200K_0402_5%
Debug card using
@ BELLW_80003-7041
Green Clock
+3VALW +3VL
0.1U_0402_10V7K
0.1U_0402_10V7K
2
GCLK@ LAN_X1_R_R 1 GCLK@ 2 LAN_X1_R
UCL1 22U_0805_6.3V6M LAN_X1_R 27
+3V_LAN GCLK@ RCL2 33_0402_5%
CCL7
1 1
0.1U_0402_10V7K
+1.05VS_VCCP 4 VSS
7 VSS
0.1U_0402_10V7K
13 VSS
1 17 Thermal Pad VDD_RTC_OUT 14 +RTCVCC
CCL3
GCLK@ SLG3NB244VTR_TQFN16_2X3 1
2
CCL6
2.2U_0603_6.3V6K
2 GCLK@
LAN_X1_R_R 1 @ 2
GCLK@ RCL5 0_0402_5%
YCL1 25MHZ 20PF X3G025000DK1H-X
CLK_X1 1 3 CLK_X2
1 3
GND GND
Reserved for Swing Level adjustment
1 2 4 1 ( Close GCLK side )
CCL4 CCL5
18P_0402_50V8J 18P_0402_50V8J
2 GCLK@ 2 GCLK@
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
PCIe-WLAN/JET/3G/TV/GCLK
Size Document Number Rev
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
0.3
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
QFKAA
Date: Tuesday, March 27, 2012 Sheet 26 of 48
A B C D E
2
within 200mil to Pin36, CL13 CL9 CL5 0.1U_0402_10V7K
G
2N7002_SOT23-3 CL13,CL9 must be within 4.7U_0603_6.3V6K 0.1U_0402_10V7K 1 2
CLKREQ_LAN# 1 3 LANCLK_REQ# 16 1 LAN_MDI0+ 200mil to LL1 8111FVB@ 2 2 8111FVB@ CL6 0.1U_0402_10V7K
17 CLKREQ_LAN# CLKREQB MDIP0
QL53 2 LAN_MDI0- 1 2
S
PLT_RST# MDIN0 LAN_MDI1+ 8111FVB@ CL7 0.1U_0402_10V7K
5,20,26,28,31,32 PLT_RST# 25 PERSTB MDIP1 4
1 LAN_MDI1- 1
MDIN1 5 1 2
CLK_LAN 19 7 LAN_MDI2+ 8111FVB@ CL8 0.1U_0402_10V7K
17 CLK_LAN REFCLK_P NC/MDIP2
CLK_LAN# 20 8 LAN_MDI2-
17 CLK_LAN# REFCLK_N NC/MDIN2
1 @ 2 10 LAN_MDI3+
RL28 0_0402_5% NC/MDIP3 LAN_MDI3-
NC/MDIN3 11
LAN_X1 43 CKXTAL1 +LAN_VDD10 +LAN_EVDD10
+3VS LAN_X2 44 13 +LAN_VDD10 CL19, CL20,CL21 close to pin 13,29,45, respectively
CKXTAL2 DVDD10 +LAN_VDD10
RL24 2 1 10K_0402_5% LANCLK_REQ# 29 1 2 CL22 close to pin 3, respectively
DVDD10 LL2 0_0603_5%
DVDD10 41 CL23,CL24,CL25 close to pin 6,9,41, respectively
EC_SWI# 28 1 1
18,26 EC_SWI# LANWAKEB
1 2
+3V_LAN ISOLATE# 26 27 CL18 CL17 CL19 0.1U_0402_10V7K
ISOLATEB DVDD33 +3V_LAN
RL25 2 @ 1 10K_0402_5% EC_SWI# 39 1U_0402_6.3V6K 0.1U_0402_10V7K 1 2
DVDD33 2 2 CL20 0.1U_0402_10V7K
14 NC/SMBCLK AVDD33 12 +3V_LAN 1 2
RL21 2 @ 1 10K_0402_5% 15 42 CL21 0.1U_0402_10V7K
RL22 1 @ NC/SMBDATA AVDD33
+3V_LAN 2 1K_0402_5% 38 GPO/SMBALERT AVDD33 47 Close to Pin 21 1 2
48 8111FVB@ CL22 0.1U_0402_10V7K
AVDD33
1 2
ENSWREG 33 8111FVB@ CL23 0.1U_0402_10V7K
+3VS LAN_EN @ ENSWREG +3V_LAN +LAN_VDDREG
1 2 EVDD10 21 +LAN_EVDD10 1 2
RL26 0_0402_5% +LAN_VDDREG 34 8111FVB@ CL24 0.1U_0402_10V7K
VDDREG
35 VDDREG AVDD10 3 +LAN_VDD10 1 2 1 2
6 8111FVB@ LL3 0_0603_5% 1 1 8111FVB@ CL25 0.1U_0402_10V7K
AVDD10
1
AVDD10 9
1 2 46 45 CL28 CL29
1K_0402_5% RL5 2.49K_0402_1% RSET AVDD10 4.7U_0603_6.3V6K 0.1U_0402_10V7K
RL6 +LAN_REGOUT 8111FVB@ 2 2 8111FVB@
24 GND REGOUT 36
@ 49 60 mils
2
PGND
For P/N and footprint
ISOLATE# 1 2 WOL_EN#
2 RL433 0_0402_5% RTL8111F-CGT_QFN48_6x6
Please place them to ISPD page 2
Placement near to YL1
8111FVB@
1
Pin38 NC 1K ohm PH RL4 0 ohm NC
RL4 (Pull High)
0_0402_5%
8111FVB@ NC 0 ohm
+3VALW TO +3V_LAN NOGCLK@ YL1 25MHZ_20PF_7V25000016 RL23 (Pull Down)
2
ENSWREG
LAN_X1 1 3 LAN_X2
1 3
1
+3VALW
GND GND RL23
+3VALW 0_0402_5%
1 2 4 1
CL26 CL27 8105ELDO@
27P_0402_50V8J 27P_0402_50V8J
2
1
1
2
S
@ RL432 @ QL51 PJ32
G
LAN Conn.
PJ29
3 @ JRJ45 3
2
1
CL681 1U_0402_6.3V6K LAN_MDI0- 2 15 RJ45_MIDI0- CL39 1000P_0402_50V7K
4.7U_0805_10V4Z 1 TD- TX- RJ45_MIDI2+ D92
3 14 2 1 1 2 4
1
@ 2 CT CT RL11 75_0402_1% PR3+
4 NC NC 13 AZC199-02SPR7G_SOT23-3
5 12 CL40 1000P_0402_50V7K RJ45_MIDI2- 5 @
NC NC PR3-
3
6 CT CT 11 2 1 1 2
1 LAN_MDI1+ 7 10 RJ45_MIDI1+ RL12 75_0402_1% RJ45_MIDI1- 6
3
@ LAN_MDI1- RD+ RX+ RJ45_MIDI1- PR2-
8 RD- RX- 9
CL35 RJ45_MIDI3+ 7 9
0.1U_0402_25V6 PR4+ GND
+3V_LAN rising time (10%~90%) need > 1ms and <100ms. D99 @ 2 Place CL35 colse 10/100M transformer_NS681695 RJ45_MIDI3- 8
GND 10
2
SANTA_130452-S
LAN_MDI2+ 1 16 RJ45_MIDI2+ 8111FVB@ @ D93
LAN WOL LAN_EN ISOLATEB
2
LAN_MDI2- TD+ TX+ RJ45_MIDI2- CL41 1000P_0402_50V7K 8111FVB@
2 TD- TX- 15 AZC199-02SPR7G_SOT23-3
S0 Sx S0 Sx +3V_LAN 5 VDD GND 2 3 CT CT 14 2 1 1 2 @
1
4 13 RL13 75_0402_1%
NC NC
---------------------------------------------- 5 12 CL42 1000P_0402_50V7K
1
NC NC
6 CT CT 11 2 1 1 2 For ESD
0 0 0 0 1 1 LAN_MDI1- 4 I/O3 I/O1 1 LAN_MDI0- LAN_MDI3+ 7 RD+ RX+ 10 RJ45_MIDI3+ RL15 75_0402_1%
LAN_MDI3- 8 9 RJ45_MIDI3- 8111FVB@ 8111FVB@
0 1 0 0 1 1 AZC099-04S.R7G_SOT23-6 RD- RX-
1 0 1 1 1 1 10/100M transformer_NS681695
1 1 1 1 1 0* D100 @ 1 RJ45_GND 1 2 LANGND
LAN_MDI2+ 6 3 LAN_MDI3+ CL36 1000P_1808_3KV7K1 1
I/O4 I/O2 CL34 CL37 CL38
4 0.1U_0402_25V6 @ 4
* 2
2
220P_0402_50V6K
2
4.7U_0603_6.3V6K
+3V_LAN 5 2 Place CL34 colse
S3: after SUSP# assert low over 100ms VDD GND
to UL4
S4/S5: after SYSON assert low over 100ms
LAN_MDI2- 4 1 LAN_MDI3-
I/O3 I/O1
AZC099-04S.R7G_SOT23-6 Security Classification Compal Secret Data Compal Electronics, Inc.
Issued Date 2011/11/21 Deciphered Date 2011/12/11 Title
2/9: Add for ESD request THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
PCIe-LAN-RTL8105E/8111F
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
QMLE4 LA-8864P
Date: Tuesday, March 27, 2012 Sheet 27 of 48
A B C D E
5 4 3 2 1
CardReader Conn.
C C
1
1 2 TPM_XTALI 2 2 2 RT13 2 RT9 2 1 0_0603_5% +3VALW
CT1 22P_0402_50V8J 0_0603_5% TPM9635@
TPM9635@ CT2 CT3 CT4 TPM9655@ CT5
TPM9635@ TPM9635@ TPM9635@ TPM9635@
2
1
1 1 1 +VDD_TPM 1 0.1U_0402_10V7K CT5
2
@ RT1 0.1U_0402_10V7K
YT1 10M_0402_5% TPM9655@
32.768KHZ_12.5P_1TJF125DP1A000D +VSB_TPM
B TPM9635@ 0.1U_0402_10V7K B
1
UT1
24
19
10
5
1 2 TPM_XTALO
CT6 22P_0402_50V8J
VSB
VDD
VDD
VDD
TPM9635@ LPC_AD0 26
16,31,32 LPC_AD0 LAD0
LPC_AD1 23
16,31,32 LPC_AD1 LAD1
LPC_AD2 20
16,31,32 LPC_AD2 LAD2
LPC_AD3 17 6 TPM_GPIO PAD @ T61
16,31,32 LPC_AD3 LAD3 GPIO
LPC_FRAME# 22 2 TPM_GPIO2 PAD @ T62
16,31,32 LPC_FRAME# LFRAME# GPIO2
5,20,26,27,31,32 PLT_RST# PLT_RST# 16 Base I/O Address
LPC_PD# LRESET#
28 LPCPD#
0 = 02Eh
SERIRQ 27 1 =* 04Eh +3VS
16,31 SERIRQ SERIRQ
20 CLK_PCI_TPM_PCH 21 LCLK TPM9635@
1
@ 1 2 1 @ 2 SLB 9635 TT 1.2 0_0402_5%
+VSB_TPM 10P_0402_50V8J CT7 RT4 10_0402_5% 15 8 RT5 1 2 TPM9635@
RT11 1 CLKRUN# TEST1
2 0_0402_5% TESTB1/BADD 9 RT3
TPM9635@ 4.7K_0402_5%
1
2
PP
RT7 3
NC
2
@ 4.7K_0402_5% TPM_XTALO 14 12 TPM9655@
XTALO NC 0_0402_5% RT6
1
2
GND
GND
GND
GND
1
1
RT8
RT2 TPM9635@ RT8 TPM9655@
TPM9635@ 0_0402_5% 0_0402_5% SLB 9635 TT 1.2_TSSOP28
25
18
11
4
4.7K_0402_5% TPM9635@
2
2
A A
LPC_PD#
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
PCIe-CardReader RTS5129/TPM
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
QFKAA
Date: Tuesday, March 27, 2012 Sheet 28 of 48
5 4 3 2 1
5 4 3 2 1
+5VALW
Sleep & Charge Function
USB20_DN0 1 2 RR44 USB20_N0
0_0402_5% @
PJ31
1
USB20_DP0 1 2 RR45 USB20_P0
RB73 0_0402_5% 2 1
4.7K_0402_5% 2 1
@ +5VALW 2.5A W=60mils PAD-OPEN 2x2m
2 U15 @ +USB_VCCB For EMI Q8
CEN 1 8 SLP_CHG# UR3
CEN CB SLP_CHG# 20
USB20_DN0 USB20_N0
S
2 DM TDM 7 USB20_N0 20 2 IN OUT 6 2 1 +USB_VCCC 1 3 +USB_VCCB
1
G
USB_OC#0 20 +5VALW
2
@ Thermal Pad GND OCB R568 @ 100K_0402_5%
1
SLG55584AVTR_TDFN8_2X2 1 1 SY6288DCAC_MSOP8
2
+USB_VCCB
Pull-up for SLGC55584AV
1
RB75
W=80mils +USB_VCCC
4.7K_0402_5% 4.7U_0805_10V4Z 0.1U_0402_10V7K
W=80mils
@ 1
1 1 1 0.1U_0402_10V7K
2
220U_6.3V_M 1000P_0402_50V7K 2 2 2 2
RB76 1 0 S0 charging with SDP only
4.7K_0402_5% 220U_6.3V_M 4.7U_0805_10V4Z 1000P_0402_50V7K
@
Pull-down for SLGC55584V 1 1 S0 charging with CDP or SDP only
2
C C
1 @ 2 RR19 U3RXDP1_R_L
20 U3RXDP1_R 0_0402_5%
LR1 IUSB30@
3 3 4 4
2 1 DR7 @
2 1 U3TXDP1_R_L U3TXDP1_R_L
1 1 109
KINGCORE WCM-2012HS-670T JUSBA
1 2 RR20 U3RXDN1_R_L U3TXDN1_R_L 2 2 98 U3TXDN1_R_L U3TXDP1_R_L 9
20 U3RXDN1_R @ 0_0402_5% SSTX+
+USB_VCCB 1 VBUS
U3RXDP1_R_L 4 4 77 U3RXDP1_R_L U3TXDN1_R_L 8 SSTX-
20 U3TXDP1
CR25 1 2 0.1U_0402_10V7K U3TXDP1_C 1 @ 2 RR32 U3TXDP1_R_L USB20_N0_L 2 D-
0_0402_5% U3RXDN1_R_L 5 5 66 U3RXDN1_R_L 7
IUSB30@ LR2 IUSB30@ USB20_P0_L GND
3 D+ GND 10
3 3 3 U3RXDP1_R_L
3 4 4 6 SSRX+ GND 11
4 GND GND 12
8 U3RXDN1_R_L 5 13
SSRX- GND
2 2 1 1
YSCLAMP0524P_SLP2510P8-10-9 OCTEK_USB-09EAEB
IUSB30@ KINGCORE WCM-2012HS-670T @
20 U3TXDN1
CR24 1 2 0.1U_0402_10V7K U3TXDN1_C 1 2 RR22 U3TXDN1_R_L
@ 0_0402_5%
WCM-2012-900T_0805 AZC199-02SPR7G_SOT23-3
USB20_DN0 1 2 RR25 USB20_N0_L
@ 0_0402_5% Change ESD Diode for EMI request
B B
1 @ 2 RR42 U3RXDP2_R_L
20 U3RXDP2_R 0_0402_5%
KINGCORE WCM-2012HS-670T
1 1 2 2
JUSBB
4 DR8 @ U3TXDP2_R_L
4 3 3 U3TXDP2_R_L U3TXDP2_R_L
9 SSTX+
1 1 109 +USB_VCCC 1 VBUS
LR5 IUSB30@ U3TXDN2_R_L 8
U3RXDN2_R_L U3TXDN2_R_L U3TXDN2_R_L USB20_N1_L SSTX-
1 2 RR40 2 2 98 2 D-
20 U3RXDN2_R @ 0_0402_5% 7
IUSB30@ U3RXDP2_R_L U3RXDP2_R_L USB20_P1_L GND
4 4 77 3 D+ GND 10
20 U3TXDP2
CR34 1 2 0.1U_0402_10V7K U3TXDP2_C 1 @ 2 RR43 U3TXDP2_R_L U3RXDP2_R_L 6 SSRX+ GND 11
0_0402_5% U3RXDN2_R_L 5 5 66 U3RXDN2_R_L 4 12
KINGCORE WCM-2012HS-670T U3RXDN2_R_L GND GND
5 SSRX- GND 13
1 1 2 2 3 3
OCTEK_USB-09EAEB
8 @
4 4 3 3 YSCLAMP0524P_SLP2510P8-10-9
LR6 IUSB30@
20 U3TXDN2
CR35 1 2 0.1U_0402_10V7K U3TXDN2_C 1 2 RR41 U3TXDN2_R_L
@ 0_0402_5%
IUSB30@
1 @ 2 RR39 USB20_P1_L
20 USB20_P1
0_0402_5%
DR4
LR4 IUSB30@ @
3 USB20_P1_L
3 4 4 2 2
1 1
USB20_N1_L 3 3
2 2 1 1
WCM-2012-900T_0805 AZC199-02SPR7G_SOT23-3
A 1 2 RR38 USB20_N1_L A
20 USB20_N1
@ 0_0402_5% Change ESD Diode for EMI request
1
MIC1_R_L 4.7U_0603_6.3V6K CA57 MIC1_R_C_L 21 9 +3VS_DVDD CA4 CA42 CA47 CA37 CA50 CA39
MIC1_L DVDD_IO CA3 @ 10U_0603_6.3V6M
MIC2_R +AVDD 10U_0805_6.3V6M 1 2 1 2 2
17 25
2
MIC2_L MIC2_R AVDD1 +AVDD 2 10U_0603_6.3V6M 10U_0603_6.3V6M
16 MIC2_L AVDD2 38
1
D D
1 2 PBY160808T-601Y-N_2P 1
1
15 45 SPKR+ CA46 CA45 CA33 0.1U_0402_10V7K
LINE2_R SPK_OUT_R+ SPKR- 10U_0805_6.3V6M CA35 CA34 CA36
14 44
2
LINE2_L SPK_OUT_R- 2 10U_0805_6.3V6M
close to pin39
2
2 1 2
20 40 SPKL+ 10U_0603_6.3V6M
MONO_OUT SPK_OUT_L+ SPKL-
SPK_OUT_L- 41
1 2 MONO_IN 12 place close to chip
CA59 100P_0402_50V8J PCBEEP 75_0402_1% 1
0.01U_0402_25V7K 10 33 RA19 HP_R 28 CA32 0.1U_0402_10V7K
16 AZ_SYNC_HD SYNC HPOUT_R
@ CA65 1 2 32 RA20
HPOUT_L 75_0402_1% HP_L 28
16 AZ_RST_HD# 11 RESET# 2
close to pin19 SDATA_OUT 5 AZ_SDOUT_HD 16
close to pin 28 8 AZ_SDIN0_HD_R 2 1
SDATA_IN AZ_SDIN0_HD 16
2 RA30 1AC_JDREF 19 JDREF
RA23 33_0402_5%
10U_0603_6.3V6M 1 2CA60 20K_0402_1% 28 6 AZ_BITCLK_HD
LDO_CAP BCLK AZ_BITCLK_HD 16
27 VREF
2 1CPVEE 34 CPVEE
AC_VREF CA54 2.2U_0603_10V6K 35 23 @ CA51 For EMI
CBN NC AZ_BITCLK_HD 2
1 1 2 1 36 24 1 1 2 @
CA53 2.2U_0603_10V6K CBP NC
48 10_0402_5% RA29 please place near codec
CA55 CA56 NC 10P_0402_50V8J
2.2U_0603_6.3V6K 13 INT_MIC_DATA 2 GPIO0/DMIC_DATA
2 2 @ INT_MIC_CLK_R 3 GPIO1/DMIC_CLK AVSS1 26
0.1U_0402_10V7K 37
AVSS2
PVSS1 42
SENSE_A 13 43
@ SENSE_B SENSE_A PVSS2
2 1 18 SENSE_B DVSS 7
RA34 20K_0402_1%
47
AGND EC Beep
C 31 EC_MUTE# 4
EAPD
PD# Thermal Pad 49 31 EC_BEEP# 1
RA51
2 Beep sound C
47K_0402_5%
ALC259-VC2-CG_MQFN48_6X6
2
CA52 CAM@
220P_0402_50V7K RA49 CA69
2 100P_0402_50V8J
4.7K_0402_5%
1
EC_MUTE#
2W 4ohm =40mil placement near Audio Codec
2
1W 8ohm =20mil
Analog MIC SPKL+
LA7
SPK_L1
RA50
2 1 4.7K_0402_5%
+MIC2_VREFO 0_0603_5% 2
CA71 To solve noise issue
1
@ 2
10U_0603_6.3V6M CA74
1 1U_0402_6.3V4Z
2 @
1
CA72 1
RA24 @
4.7K_0402_5% LA8 10U_0603_6.3V6M
SPKL- 1 SPK_L2
AMIC@ 2 1
B 0_0603_5% B
Ext.MIC/LINE IN JACK
2
LA9
AMIC@ AMIC@ SPKR+ 2 1 SPK_R1
CA26 RA25 JMIC 0_0603_5% 2
MIC2_L 2 1 1U_0402_6.3V4Z 2 1 1K_0402_5% INT_MIC 1 CA76
1 @
2 2 10U_0603_6.3V6M 2 RA47 2 1 +MIC1_VREFO_R
CA27 1 CA73 1K_0402_5% RA48 2.2K_0402_5%
3 GND
MIC2_R 2 1 1U_0402_6.3V4Z 2 1 1K_0402_5% 1 2 4 2 1U_0402_6.3V4Z MIC1_R_R 2 1
GND MIC1_R 28
CA28 RA26 220P_0402_50V7K CA75 @
AMIC@ AMIC@ AMIC@ @ 1
ACES_50271-0020N-001
@ LA10 10U_0603_6.3V6M MIC1_R_L 2 1
1 MIC1_L 28
close to Codec SPKR- 2 1 SPK_R2 1K_0402_5%
0_0603_5% RA45 2 1 +MIC1_VREFO_L
RA46 2.2K_0402_5%
SPK Conn. 3
1
Sense Pin Impedance Codec Signals Function place close to chip CA63 1 2 0.1U_0603_50V7K
2
10K PORT-H (PIN 20) THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
USB3.0 control
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Tuesday, March 27, 2012 Sheet 30 of 48
5 4 3 2 1
5 4 3 2 1
111
125
0.1U_0402_10V7K 1000P_0402_50V7K SSM3K7002F_SC59-3 S 2
22
33
96
67
9
CLK_PCI_EC UB1 3
EC_VDD/VCC
EC_VDD/VCC
EC_VDD/VCC
EC_VDD/VCC
EC_VDD/VCC
EC_VDD/AVCC
EC_VDD0
1
RB3 BATT_TEMPA 1 2
10_0402_5% CB9 100P_0402_50V8J
@ GATEA20 1 21 WL_BT_LED#
D 21 GATEA20 GATEA20/GPIO00 GPIO0F WL_BT_LED# 33 D
KB_RST# 2 23 EC_BEEP# ACIN_D 1 2
21 KB_RST# EC_BEEP# 30
2
SERIRQ KBRST#/GPIO01 BEEP#/GPIO10 CB10 100P_0402_50V8J
1 16,28 SERIRQ 3 SERIRQ GPIO12 26
CB11 LPC_FRAME# 4 27
16,28,32 LPC_FRAME# LPC_FRAME# ACOFF/GPIO13
22P_0402_50V8J LPC_AD3 5
16,28,32 LPC_AD3 LPC_AD3
@ LPC_AD2 7 PWM Output
2 16,28,32 LPC_AD2 LPC_AD2 +3VS
LPC_AD1 8 63 BATT_TEMPA
16,28,32 LPC_AD1 LPC_AD1 BATT_TEMP/GPIO38 BATT_TEMPA 35
LPC_AD0 10 LPC & MISC 64
16,28,32 LPC_AD0 LPC_AD0 GPIO39
65 ADP_I
ADP_I/GPIO3A ADP_I 35,36
CLK_PCI_EC 12 AD Input 66 TV tuner
20 CLK_PCI_EC CLK_PCI_EC GPIO3B
PLT_RST# 13 75
5,20,26,27,28,32 PLT_RST# PCIRST#/GPIO05 GPIO42 temperature
EC_RST# 37 76 UMA_ENBKL
+3VL EC_RST# IMON/GPIO43 UMA_ENBKL 19
RB2 EC_SCI# 20
21 EC_SCI# EC_SCII#/GPIO0E
47K_0402_5% AOAC_WLAN_PWR_EN# 38
26 AOAC_WLAN_PWR_EN# GPIO1D
1 2 EC_RST# 68 H_PROCHOT#_EC 1 @ 2
DAC_BRIG/GPIO3C EN_DFAN1 RB6 10K_0402_5%
EN_DFAN1/GPIO3D 70 EN_DFAN1 5
1 2 DA Output 71 PCH_SUSPWRDN# PCH_SUSPWRDN# 18
CB12 0.1U_0402_10V7K KSI0 IREF/GPIO3E SUSACK#
55 KSI0/GPIO30 CHGVADJ/GPIO3F 72 SUSACK# 18
KSI1 56
KSI2 KSI1/GPIO31
57 KSI2/GPIO32 Reserve this signal to EC by SW demand
KSI3 58 83 EC_MUTE#
KSI4 KSI3/GPIO33 EC_MUTE#/GPIO4A USB_EN#
EC_MUTE# 30 2011/10/18a +3VL
59 KSI4/GPIO34 USB_EN#/GPIO4B 84 USB_EN# 25,29
KSI5 60 85
KSI6 KSI5/GPIO35 CAP_INT#/GPIO4C
61 KSI6/GPIO36 PS2 Interface EAPD/GPIO4D 86
KSI7 62 87 TP_CLK
KSI7/GPIO37 TP_CLK/GPIO4E TP_CLK 33
KSO0 39 88 TP_DATA
KSO0/GPIO20 TP_DATA/GPIO4F TP_DATA 33
KSO1 40 LID_SW# 1 2
KSO2 KSO1/GPIO21 RB35 47K_0402_5%
41 KSO2/GPIO22
KSO3 42 97 VGATE
KSO3/GPIO23 CPU1.5V_S3_GATE/GPXIOA00 VGATE 18,42
KSO4 43 98 WOL_EN# +5VS
KSO4/GPIO24 WOL_EN/GPXIOA01 WOL_EN# 27
KSO5 PWRME_CTRL
KSO6
44 KSO5/GPIO25 Int. K/B ME_EN/GPXIOA02 99
VCIN0_PH
PWRME_CTRL 16
TP_CLK
45 KSO6/GPIO26 Matrix VCIN0_PH/GPXIOD00 109 VCIN0_PH 35 1 2
KSO7 46 SPI Device Interface RB8 4.7K_0402_5%
C KSO8 KSO7/GPIO27 C
47 KSO8/GPIO28
KSO9 48 119 TP_DATA 1 2
KSI[0..7] KSO10 KSO9/GPIO29 SPIDI/GPIO5B VCIN0_PH connect to RB9 4.7K_0402_5%
32 KSI[0..7] 49 KSO10/GPIO2A SPIDO/GPIO5C 120
KSO11 50 SPI Flash ROM 126 power portion (9012 only)
KSO[0..15] KSO12 KSO11/GPIO2B SPICLK/GPIO58
32 KSO[0..15] 51 KSO12/GPIO2C SPICS#/GPIO5A 128
KSO13 52 SYSON 1 2
KSO14 KSO13/GPIO2D RB10 4.7K_0402_5%
53 KSO14/GPIO2E
KSO15 54 73
RB12 2.2K_0402_5% KSO15/GPIO2F ENBKL/GPIO40
81 KSO16/GPIO48 PECI_KB930/GPIO41 74
+3VL 1 2 EC_SMB_CK1 82 KSO17/GPIO49 FSTCHG/GPIO50 89 DRAMRST_CNTRL_EC 7
1 2 EC_SMB_DA1 BATT_CHG_LED#/GPIO52 90 BATT_FULL_LED#
BATT_FULL_LED# 33
RB13 2.2K_0402_5% 91 WLAN_RST#
CAPS_LED#/GPIO53 WLAN_RST# 26
EC_SMB_CK1 77 GPIO 92
35,36 EC_SMB_CK1 EC_SMB_CK1/GPIO44 PWR_LED#/GPIO54
RB15 2.2K_0402_5% EC_SMB_DA1 78 93 BATT_CHG_LOW_LED#
35,36 EC_SMB_DA1 EC_SMB_DA1/GPIO45 BATT_LOW_LED#/GPIO55 BATT_CHG_LOW_LED# 33
+3VS 1 2 EC_SMB_CK2 17 EC_SMB_CK2
EC_SMB_CK2 79 SM
EC_SMB_CK2/GPIO46 Bus SYSON/GPIO56 95 SYSON
SYSON 38
1 2 EC_SMB_DA2 17 EC_SMB_DA2
EC_SMB_DA2 80 EC_SMB_DA2/GPIO47 VR_ON/GPIO57 121 VR_ON
VR_ON 42
RB16 2.2K_0402_5% 127
PM_SLP_S4#/GPIO59 PM_SLP_S4# 18
VR_ON 1 2
CB15 RB23 10K_0402_5%
1
1 4.7U_0805_10V4Z
@ RB22 CB16 KB9012QF-A3_LQFP128_14X14 2
11
24
35
94
113
69
Close to EC
EC_ON_R 1 2 EC_ON 37
RB36 2.2K_0402_5%
1
CB50
Voltage Comparator Pins FOR 9012 A3 1U_0402_6.3V6K
2
VCIN0 pin109 >1.2V <1.2V
VCIN1 pin102
A VCOUT0 pin104 A
HIGH LOW
For KB9012 EC_ON low pulse work around
VCOUT1 pin103 LOW HIGH
RB27
100K_0402_5% Security Classification Compal Secret Data Compal Electronics, Inc.
1 2 E51_TXD 2010/12/22 2011/12/22 Title
Issued Date Deciphered Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
LPC-EC-KB9012&930
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Tuesday, March 27, 2012 Sheet 31 of 48
5 4 3 2 1
SPI Flash (128KB) LPC Debug Port
Lid SW Place the JDB under DDR DIMM.
JDB @
1 1 +3VS
2 2
3 3 PLT_RST# 5,20,26,27,28,31
4 CLK_PCI_DDR
4 CLK_PCI_DDR 20
5 5 LPC_FRAME# 16,28,31
6 6 LPC_AD3 16,28,31
7 7 LPC_AD2 16,28,31
8 8 LPC_AD1 16,28,31
9 9 LPC_AD0 16,28,31
10 10
GND 11
GND 12
E-T_3801K-F10N-01L
C457 R393
1 2 1 2 CLK_PCI_DDR
22P_0402_50V8J 22_0402_5%
@ @
For EMI
JKB
1 KSO0 1 2
1 KSO15 C406 100P_0402_50V8J
2 2
3 KSO14 KSO1 1 2
3 KSO13 C405 100P_0402_50V8J
4 4
5 KSO12 KSO2 1 2
5 KSO11 C404 100P_0402_50V8J
6 6
7 KSO10 KSO3 1 2
7 KSO9 C408 100P_0402_50V8J
8 8
9 KSO8 KSI0 1 2
9 KSO7 C425 100P_0402_50V8J
10 10
11 KSI7 KSO4 1 2
11 KSI6 C407 100P_0402_50V8J
12 12
13 KSO6 KSI1 1 2
13 KSI5 C431 100P_0402_50V8J
14 14
15 KSO5 KSI2 1 2
15 KSI4 C422 100P_0402_50V8J
16 16
17 KSI3 KSI3 1 2
17 KSI2 C423 100P_0402_50V8J
18 18
19 KSI1 KSI4 1 2
19 KSO4 C424 100P_0402_50V8J
20 20
21 KSI0 KSO5 1 2
21 KSO3 C409 100P_0402_50V8J
22 22
23 KSO2 KSI5 1 2
23 KSO1 C427 100P_0402_50V8J
26 GND 24 24
27 25 KSO0 KSO6 1 2
GND 25 C411 100P_0402_50V8J
ACES_50524-02501-001 KSI6 1 2
C429 100P_0402_50V8J
@
KSI7 1 2
C421 100P_0402_50V8J
KSO7 1 2
KSI[0..7] C412 100P_0402_50V8J
KSI[0..7] 31
KSO8 1 2
KSO[0..15] C415 100P_0402_50V8J
KSO[0..15] 31
KSO9 1 2
C416 100P_0402_50V8J
KSO10 1 2
C417 100P_0402_50V8J
KSO11 1 2
C418 100P_0402_50V8J
KSO12 1 2
C419 100P_0402_50V8J
KSO13 1 2
C413 100P_0402_50V8J
KSO14 1 2
C410 100P_0402_50V8J
KSO15 1 2
C420 100P_0402_50V8J
For EMI
Close to JKB
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Debug/KB
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
0.3
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
QFKAA
Date: Tuesday, March 27, 2012 Sheet 32 of 48
5 4 3 2 1
2
5 5
R395 LID_SW# 6
31 LID_SW# 6
BATT_FULL_LED# 7
31 BATT_FULL_LED# 7
100K_0402_5% BATT_CHG_LOW_LED# 8
D 31 BATT_CHG_LOW_LED# 8 D
For debug PWR_SUSP_LED# 9
31 PWR_SUSP_LED#
1
ON/OFFBTN# HDD_LED# 9
ON/OFFBTN# 25,31 10 10
31 WL_BT_LED# 1 2 WL_BT_LED_R# 11 11 G1 13
1 R801 0_0402_5% 12 14
C458 12 G2
For debug
0.1U_0402_25V6 WIMAX_LED# 1 2 ACES_50504-0120N-001
@ R802 @ 0_0402_5% @
SW3 2
TJG-533-V-T/R_6P
3 1
Screw Hole
2
H1 H2 H3 H4 H5 H8
R819 H_4P2 H_4P6 H_4P2x4P6 H_3P5 H_3P0 H_3P0
+3VS 2 1 6 1 @ @ @ @ @ @
10K_0402_5%
1
5
WIMAX@ Q156A
2N7002DW-T/R7_SOT363-6
3 4 WIMAX@
Q156B 2N7002DW-T/R7_SOT363-6
WIMAX@
C C
WIMAX_LED#
2
R820
+3VS 2 1 6 1
10K_0402_5%
5
Q5534A PTH
NPTH
HDD_LED# 3 4 2N7002KDWH_SOT363-6
1
@ 0_0402_5%
R4534
H18 H19
H_3P0 H_3P0
H17 H20 @ @
H_3P0 H_3P0
1
@ @
1
PCB Fedical Mark PAD
FD1 FD2 FD3 FD4
B @ @ @ @ B
1
ISPD
ZZZ
PCB LA-8862P
PJP1 45@
PJP1
UH1 HM70R1@
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
TP/PWR/LED/Screw/ISPD
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
0.3
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
QFKAA
Date: Tuesday, March 27, 2012 Sheet 33 of 48
5 4 3 2 1
A B C D E
2
4.7U_0805_10V4Z +5VS
2
1 1 1 1 R470
Q29 C460 4.7U_0805_10V4Z Q30 C462 R5545 470_0805_5%
470_0805_5%
470_0805_5%
8 1 C459 8 1 C461 For EMI 10K_0402_5%
D S D S
2
7 2 1U_0402_6.3V6K 7 2 1U_0402_6.3V6K
1
D S 2 2 R406 D S 2 2 R407
0.1U_0402_10V7K
0.1U_0402_10V7K
6 3 6 3
1
D S D S PCH_PWR_EN#
5 D G 4 5 D G 4 2 2 22,23 PCH_PWR_EN#
C822 C821
1
SI4800BDY_SO8 R409 2 SI4800BDY_SO8 D
1 +VSB 1 R410 2 +VSB Q190
3 1
3 1
1 120K_0402_5% 200K_0402_5% @ @ SUSP 1
0.01U_0402_25V7K
0.022U_0402_25V7K
4.7U_0805_10V4Z
4.7U_0805_10V4Z
1 1 1 1 2
1
C466 1 1 D G
C465 R412 Q10A C467 C468 R413 Q11A 2 Q5527 S 2N7002_SOT23-3
31 PCH_PWR_EN
3
820K_0402_5% Q10B 820K_0402_5% Q11B G
1
2 2 SUSP 2 2 @ SUSP S SB570020110
2 5 2 5
3
2N7002DW-T/R7_SOT363-6 2N7002DW-T/R7_SOT363-6 2N7002E-T1-E3_SOT23-3
2
2
2N7002DW-T/R7_SOT363-6 2N7002DW-T/R7_SOT363-6 R5529
4
100K_0402_5%
2
Un-used Dual MOS
2
R422 R421 R468
100K_0402_5% 22_0805_5% 470_0805_5%
1
SUSP
5,9 SUSP
6
39,41 VCCP_PWRGOOD 1 2 0.75VR_EN 0.75VR_EN 38
1
R158 220K_0402_5% Q6A D Q189 D Q60
2 SUSP 2 2N7002_SOT23-3
3
2 G G
2 31,38,39,40 SUSP# 2
Q6B S 2N7002_SOT23-3 S
3
2N7002DW-T/R7_SOT363-6
1
SUSP 5
2N7002DW-T/R7_SOT363-6
4
+5VS_ODD
+5VS TO +5VS_ODD
2
R457
470_0805_5%
6 1
Q53A
2 ODD_EN#
2N7002DW-T/R7_SOT363-6
1
+5VS
3 3
+3VS +5VS
2
C471 Vgs=-4.5V,Id=3A,Rds<97mohm
R441 0.1U_0402_10V7K
10K_0402_5%
2
1
3
S
R440 Q45 PJ28
2
1
G
21 ODD_EN# 4 3 1 2 2 JUMP_43X79
@ +5VS_ODD
1
2N7002DW-T/R7_SOT363-6 47K_0402_5% 2
D
1
Q53B AO3413_SOT23
1
C217
0.01U_0402_25V7K
1
1
1
C680
C679 1U_0402_6.3V6K
4.7U_0805_10V4Z 2
@ 2
4 4
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
DC-DC INTERFACE
Size Document Number Rev
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
0.3
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
QFKAA
Date: Tuesday, March 27, 2012 Sheet 34 of 48
A B C D E
A B C D
PL1
HCB2012KF-121T50_0805 PH1 under CPU botten side :
1 2 VIN CPU thermal protection at 93 +-3 degree C Please locate these parts
PL2
Near EC chip
HCB2012KF-121T50_0805 Recovery at 56 +-3 degree C
ADPIN 1 2
@ PJP1
+3VL
1000P_0402_50V7K
1000P_0402_50V7K
100P_0402_50V8J
1
+
100P_0402_50V8J
1
1
2 31,36 ADP_I
1
+ 1
PC1
PC2
PC3
PC4
12.1K_0402_1%
2
1
1K_0402_1%
3
2
-
PR4
PR1
4
-
SINGA_2DW-0005-B03
2
PR2 PR5
0_0402_5% 0_0402_5%
100K_0402_1%_TSM0B104F4251RZ
31 PROCHOT_IN 1 2 31 VCIN0_PH 1 2
1
20K_0402_1%
PR3
PH1
1
2
PL3
HCB2012KF-121T50_0805
1 2
@ VMB
PJP2 PL4
1 HCB2012KF-121T50_0805
1
2 2 1 2 BATT+
3 EC_SMCA PQ1
3 EC_SMDA TP0610K-T1-GE3_SOT23-3
4 4
0.01U_0402_25V7K
5 TS_A
5
10U_0805_25V6K
6 6
PJSOT24CW_SOT323-3
D
2 2
7
7 B+ 3 1
+VSBP
1
1
PC6
PC7
0.22U_0603_25V7K
CCM_C250137GR007M262ZR PC5
0.1U_0603_25V7K
100K_0402_1%
PD1
1000P_0402_50V7K
2
PC9
G
1
PR6
2
@
PC8
2
2
VL
2
2
@PD2
@ PD2 PR7
PJSOT24CW_SOT323-3 22K_0402_1%
2 1 2 VSB_N_001
1VSB_N_003
1
3 PR8
100K_0402_1%
1 2 PR9
EC_SMB_CK1 31,36
1
PR10 100_0402_1% 0_0402_5% D
.1U_0402_16V7K
PR11 100_0402_1% S
3
1
PC10
PJP3
1 2 +3VL +VSBP 2 1 +VSB
PR12 24K_0402_1%
2
PAD-OPEN 2x2m
1 2 BATT_TEMPA 31
PR13 0_0402_5%
3 3
RTC Battery
- PBJ1 + PR14
560_0603_5%
PR15
560_0603_5%
2 1 1 2 1 2 +RTCBATT
@ MAXEL_ML1220T10
SP093MX0000
4 4
1
PQ209 D
2
G SI1304BDL-T1-GE3_SC70-3
S
3
PR225 PR226
1 2 1 2
1
1M_0402_5% 3M_0402_5% 1
10U_0805_25V6K
10U_0805_25V6K
10U_0805_25V6K
10U_0805_25V6K
0.1U_0402_25V6
2 2 7 7 2
0.1U_0402_25V6
5 3 3 6 2 3 6 3
2200P_0402_50V7K
0.1U_0402_25V6
5 5
PC216
1
1
0_0402_5%
PC211
PC212
PC213
PC214
PC215
0.01U_0402_50V7K
@ PR231
0_0402_5%
PC231
PR232
4
1
VIN
PC234
2
2
@ @ @
PC230
2
1
2
3
2
@
2
PD230
2
BQ24725_ACDRV_1 BAS40CW_SOT323-3
BQ24725_BATDRV 1 2BQ24725_BATDRV_1
0.047U_0402_25V7K PR233
1 1
10_1206_1%
1 2 4.12K_0603_1%
PC237
PR228
PC236 1 2
0.1U_0402_25V6
5
2.2_0603_5%
PR229
PD231
BQ24725_VCC
2
0.1U_0402_25V6
0.1U_0603_25V7K
RB751V-40_SOD323-2
PQ201
1
PC238
AON7408L
PC235
BQ24725_BST 2
BQ24725_REGN2
DH_CHG 4
4.12K_0603_1%
4.12K_0603_1%
2
PC239 2
BQ24725_LX
2
2
1
1 2 BATT+
PR234
PR235
DH_CHG
PL202
1U_0603_25V6K PC205 4.7UH_ETQP3W4R7WFN_5.5A_20% PR222
3
2
1
0.02_1206_1%
BQ24725_ACP
BQ24725_ACN
1 2
BQ24725_LX 1 2 CHG 1 4
2
1U_0603_25V6K
5
20
19
18
17
16
2 3
PU200
2200P_0402_50V7K
0.01U_0402_50V7K
CSON1
CSOP1
1
FDMC7692S_MLP8-5
680P_0402_50V7K 4.7_1206_5%
VCC
PHASE
HIDRV
BTST
REGN
10U_0805_25V6K
10U_0805_25V6K
10U_0805_25V6K
PR206
21
0.1U_0402_25V6
0.1U_0402_25V6
PAD
PC224
PC225
PC221
PC222
PC223
1
1
PQ202
1 15 DL_CHG 4
ACN LODRV @
PC240
PC241
2
2
2 14 @
ACP GND PR236
3
2
1
2
1
BQ24725RGRR_VQFN20_3P5X3P5 10_0603_1%
PC206
BQ24725_CMSRC 3 13 SRP1 2 CSOP1
CMSRC SRP
1
PR237
2
6.8_0603_5%
BQ24725_ACDRV 4 12 SRN1 2 CSON1 @
2
ACDRV SRN
IOUT
SDA
ILIM
SCL
to SE025104K80 (2011-02-22)
1 2 +3VALW
+3VL
6
10
PR239 10K_0402_1%
3
PR241 3
BQ24725_ILIM 1 2
0.01U_0402_25V7K
1 2
18,31 ACIN
100K_0402_1%
PR240 10K_0402_1% 150K_0402_1%
PC243
PR242
1
BQ24725_ACDET
VIN 1 2
2
154K_0402_1%
PR243
2
1
270K_0402_1%
PR244
EC_SMB_CK1 31,35
2.4 < Vdetect < 3.15V
0.1U_0402_25V6
100P_0402_50V8J
66.5K_0402_1%
1
1
100_0402_5%
PR245
PC246
PR246
EC_SMB_DA1 31,35
H-->L 17.296V
2
L-->H 17.7V
2
ADP_I 31,35
100P_0402_50V8J
PC245
4
Please locate the RC 4
2
Near EC chip
2011-02-22
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
PWR-CHARGER
Size
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS SAMSUNG 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Tuesday, March 27, 2012 Sheet 36 of 48
A B C D
A B C D E
2VREF_8205
1
PC333
1U_0603_16V6K
2
1 1
PR330 PR350
13K_0402_1% 30K_0402_1%
1 2 1 2
PR331 PR351
B+ 3/5V_B+
20K_0402_1% 20K_0402_1%
3/5V_B+
PL331 1 2 FB_3V FB_5V 1 2
HCB2012KF-121T50_0805
1 2 +3VLP
ENTRIP2
ENTRIP1
PR337 PR357
2200P_0402_50V7K
2200P_0402_50V7K
10U_0805_25V6K
4.7U_0805_25V6-K
0.1U_0402_25V6
0.1U_0402_25V6
120K_0402_1% 120K_0402_1%
1 2 1 2
1
1
PC338
PC339
PC340
PC353
PC354
PC358
6
1
PU330
2
5
ENTRIP2
FB2
TONSEL
FB1
ENTRIP1
REF
1
PC341
4 10U_0805_6.3V6M 25
PQ331 P PAD
2
AON7408L
7 24 4 PQ351
VO2 VO1 AON7408L
1
2
3
PC335 8 23 PR355 PC355
0.1U_0402_10V7K PR333 VREG3 PGOOD 2.2_0402_5% 0.1U_0402_10V7K
1 2 BST1_3V 1 2 BST_3V 9 22 BST_5V 1 2 BST1_5V 1 2
3
2
1
2 2.2_0402_5% BOOT2 BOOT1 2
PL332 UG_3V 10 21 UG_5V PL352
4.7UH_ETQP3W4R7WFN_5.5A_20% UGATE2 UGATE1 2.2UH_ETQP3W2R2WFN_8.5A_20%
2 1 LX_3V 11 20 LX_5V 1 2 +5VALWP
+3VALWP PHASE2 PHASE1
5
5
LG_3V 12 19 LG_5V
LGATE2 LGATE1
SKIPSEL
1
1
4.7_1206_5%
4.7_1206_5%
220U_D2_4VY_R15M
VREG5
PR336
PR356
1 1
GND
VIN
220U_6.3V_M
NC
EN
PC331
+ +
PC351
4 POK 18,35 4
@ PR334 @
1 SNUB_3V 2
13
14
15
16
17
18
SNUB_5V 2
499K_0402_1% RT8205LZQW(2)_WQFN24_4X4
2 PQ352 2
3/5V_B+ 1 2
FDMC7692S_MLP8-5
1
2
3
3
2
1
680P_0402_50V7K
PQ332
1
680P_0402_50V7K
FDMC7692S_MLP8-5
VL
1
PC336
PC356
PR338 PC342
100K_0402_1% 1U_0603_10V6K
2
2
1
@ @
PC359
4.7U_0805_10V6K
2
3/5V_B+
1
ENTRIP1
ENTRIP2
2VREF_8205
PC360
2
0.1U_0603_25V7K
3 3
6
D D
PQ333A 2N_3_5V_001 5 PQ333B
SSM6N7002FU_US6 G G SSM6N7002FU_US6
S S
1
PR339 PJP333
100K_0402_5% PJP352
+3VLP 2 1 +3VL
PR340 1 2 1 2 (5A,200mils ,Via NO.= 10)
2.2K_0402_1% VL +5VALWP +5VALW
PAD-OPEN 2x2m
1
1 2 PAD-OPEN 4x4m
31 EC_ON PR341
PQ334
DRC5115E0L_SOD323-3 PJP332
PJP353
VL 2 1 +5VL
0_0402_5% 1 2 +3VALW (4A,120mils ,Via NO.= 8)
+3VALWP PAD-OPEN 2x2m
1 2 2
31 VS_ON PAD-OPEN 4x4m
4.7U_0805_25V6-K
1
PC343
3
2
4 4
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
PWR-3.3VALWP/5VALWP
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom QCLA4 LA-8861P M/B 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Tuesday, March 27, 2012 Sheet 37 of 48
A B C D E
5 4 3 2 1
0.75Volt +/- 5%
TDC 0.7A
Peak Current 1A
PL151
HCB1608KF-121T30_0603
D B+ 1 2 1.5V_B+ D
PR155
BST_1.5V 1 2 BOOT_1.5V +1.5V
2.2_0402_5%
2200P_0402_50V7K
10U_0805_25V6K
0.1U_0402_25V6
4.7U_0805_25V6-K
DH_1.5V +0.75VSP
0.22U_0402_10V6K
PC153
PC154
PC157
PC158
PC155
10U_0805_6.3V6K
10U_0805_6.3V6K
10U_0805_6.3V6K
SW_1.5V
1
PC260
PC261
PC262
@
1
5
DL_1.5V
16
17
18
19
20
PU150
2
PHASE
UGATE
BOOT
VTT
VLDOIN
21 @
PAD
4 15 LGATE VTTGND 1
PQ151 PR152 14 2
PL152 AON7408L 20K_0402_1% PGND VTTSNS
1
2
3
1UH_FDSD0630-H-1R0M-P3_11A_20% 1 2CS_1.5V
2 1 13 3
+1.5VP PC159 CS RT8207MZQW_WQFN20_3X3 GND
5
1U_0603_10V6K
1 2 12 4 VTTREF_1.5V
PR157 VDDP VTTREF
1
1 5.1_0603_5%
VDD_1.5V +1.5VP
330U_D2_2V_Y
C 1 2 11 5 C
+ VDD VDDQ
PC152
PGOOD
PR156 4
1
4.7_1206_5%
TON
PQ152 +5VALW PC161
FB
S5
S3
SNUB_+1.5VP 2
1
2 FDMC7692S_MLP8-5 0.033U_0402_16V7K
2
PC160
1
2
3
10
6
1U_0603_10V6K
+5VALW
2
PR154
10.2K_0402_1%
FB_1.5V 2 1 +1.5VP
TON_1.5V
1
PC156
680P_0402_50V7K
2
2
PR158
S5 L off off
1
887K_0402_1% PR160 PC162
S3 L off on PR159 1.5V_B+ 1 2 10K_0402_1% .1U_0402_16V7K
S0 H on on 0_0402_5%
2
1 2 EN_1.5V
31 SYSON
1
Note: S3 - sleep ; S5 - power off
EN_0.75VSP
1 @ PC163 @ PR161
0.1U_0402_10V7K 0_0402_5%
B B
2 1
2
34 0.75VR_EN
PR162
0_0402_5%
PJP152
2 1
1 2 31,34,39,40 SUSP#
PAD-OPEN 4x4m
1
PJP153
1 2 (12A,480mils ,Via NO.= 24) @ PC164
+1.5VP +1.5V 0.1U_0402_10V7K
2
PAD-OPEN 4x4m
PJP76
+0.75VSP
1 2
+0.75VS (1A,40mils ,Via NO.= 3)
PAD-OPEN 3x3m
A A
PL401
HCB1608KF-121T30_0603
+1.05VSP_B+ 2 1
B+
+3VS
2200P_0402_50V7K
10U_0805_25V6K
10U_0805_25V6K
0.1U_0402_25V6
1
1
PC401
PC403
PC407
PC408
D D
2
PR401
5
100K_0402_1%
2
PR405 PC405
2.2_0402_5% 0.22U_0402_10V6K 4 PQ401
34,41 VCCP_PWRGOOD
PU400 1 2 BST1_+1.05VSP 1 2 AON7518
TPS51212DSCR_SON10_3X3
PR402 1 10 BST_+1.05VSP
3
2
1
60.4K_0402_1% PGOOD VBST
1 2 TRIP_+1.05VSP 2 9 UG_+1.05VSP UG_+1.05VSP1 PL402
TRIP DRVH 0.47UH_FDVE0630-H-R47M=P3_17.7A_20%
EN_+1.05VSP 3 EN SW 8 SW_+1.05VSP 1 2 +1.05VSP
5
PR404 FB_+1.05VSP 4 7
0_0402_5% VFB V5IN
+5VALW
330U_D2_2.5VY_R15M
1
1 2 RF_+1.05VSP 5 6 LG_+1.05VSP 1
31,34,38,40 SUSP# TST DRVL
1
+
PC402
11 PR406
TP
1
PC410 4 4.7_1206_5%
1
1U_0603_10V6K PQ402
1SNUB_+1.05VSP2
@ PC411 PR407 TPCA8059 2
0.1U_0402_16V7K 470K_0402_1%
2
1
PC412
2
3
2
1
C .1U_0402_16V7K C
2
@ PC413 @ PR408 PC406
1000P_0402_50V7K 1.2K_0402_1% 680P_0402_50V7K
2
1 2 +1.05VSP1 1 2 +1.05VSP
PR409 PR410
4.99K_0402_1% 100_0402_1%
2 1 VCCIO_SENSE1 2 1 VCCIO_SENSE 8
2
PR414
10K_0402_1%
1
PJP402
1 2
PAD-OPEN 4x4m
PJP403
B +1.05VSP
1 2
+1.05VS_VCCP(12A,480mils ,Via NO.= 24) B
PAD-OPEN 4x4m
A A
1 1
PU180
SY8033BDBC_DFN10_3X3
PL181 PL182
4
HCB1608KF-121T30_0603 1UH_NRS4018T1R0NDGJ_3.2A_30%
1 2 VIN_1.8VSP 10 2 LX_1.8VSP 1 2
PG
+5VALW PVIN LX +1.8VSP
68P_0402_50V8J
9 PVIN LX 3
1
1
1
PC188
4.7_1206_5%
PC184 8 SVIN
PR186
22U_0805_6.3V6M PR181
6 20K_0402_1%
2
FB
22U_0805_6.3V6M
22U_0805_6.3V6M
5
2
EN
1
NC
NC
TP
PC182
PC183
FB_1.8VSP
11
2
SNUB_1.8VSP
31,34,38,39 SUSP# 1 2 EN_1.8VSP
1
PR183
0.1U_0402_10V7K
0_0402_5% PR182
1
10K_0402_1%
PC187
2
680P_0603_50V7K
@ PR184
@PR184
47K_0402_5%
PC186
2
@ PJP182
1 2
+1.8VS (3A,120mils ,Via NO.= 6)
2
2 +1.8VSP 2
PAD-OPEN 4x4m
3 3
4 4
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
PWR-1.8VSP
Size
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS SAMSUNG 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Tuesday, March 27, 2012 Sheet 40 of 48
A B C D
5 4 3 2 1
2
PC805
680P_0402_50V7K
1 SNUB_+VCCSA
+VCC_SAP
TDC 4.2A
Peak Current 6A
2
PR801 OCP current 7.2A
4.7_1206_5%
1
PL803 PU801 PL801
HCB1608KF-121T30_0603 SY8037BDCC_DFN12_3X3 0.47UH_FDVE0630-H-R47M=P3_17.7A_20%
+5VALW 1 2 +VCCSA_PWR_SRC 12 PVIN LX 1
+VCCSA_PHASE 1 2 +VCCSAP
11 PVIN LX 2
PC815
22U_0805_6.3V6M
22U_0805_6.3V6M
22U_0805_6.3V6M
22U_0805_6.3V6M
68P_0402_50V8J 10 3 PR804 SA_PGOOD 31
SVIN LX
2
PC801
PC802
PC803
PC804
2200P_0402_50V7K
22U_0805_6.3V6M
22U_0805_6.3V6M
100K_0402_5%
0.1U_0603_25V7K
C +VCCSAP_FB
2 1 9 4 2 1 C
2 FB PG +3VS
1
PC818
PC817
PC819
PC820
1
8 5 +VCCSA_EN 1 2
VOUT EN
GND
2
2
1 PR806
7 VID1 VID0 6
0_0402_5%
0.1U_0402_10V7K
13
PR812
PC809
100_0402_5%
2
1K_0402_5%
1K_0402_5%
34,39 VCCP_PWRGOOD 2 1
PR802
PR805
2
@ PR811
0_0402_5%
1
2 1 +VCCSA_SENSE 9
H_VCCSA_VID0 9
H_VCCSA_VID1 9
PJP801
B +VCCSAP 1 2 +VCCSA B
PAD-OPEN 4x4m
A A
PUT CLOSE
TO GT
Inductor
PR502 PC502 PC503
10_0402_1% 3300P_0402_50V7K .1U_0402_16V7K
1500P_0402_50V7K
560P_0402_50V7K
1 2 FBA3 1 2 1 2
D D
75K_0402_1%
PR503 PR504
1
8.06K_0402_1% 806_0402_1% 1 2
PC504
PC505
PR506
TRBSTA# 1 2 FBA1 1 2
PR505 PH503 PR507 PC506
1
24K_0402_1% 220K_0402_5%_ERTJ0EV224J CSCOMPA 1 2 DROOPA 1 2 CSREFA
PR509 PC508 @ <BOM Structure>
2
1
PC507 10_0402_1% 680P_0402_50V7K 2 PR508 1 NTC_PH203 1.65K_0402_1% 1000P_0402_50V7K
0.033U_0402_16V7K 1 2 FBA2 1 2 PC509 1 2 10P_0402_50V8J
165K_0402_1% HF: 1.65K
2
PR511 PC510 2P: install
1 2 1 2 COMPA1 1 2 1 PR512 2 SWN2A 2P: 1.65K
1P: @ 1P: 1K
PR510 5.11K_0402_1% 2200P_0402_25V7K 80.6K_0603_1% CSREFA
1
1K_0402_1% PC511 TSENSEA
2
1 PR513 2 SWN1A @ PR514 0.047U_0402_16V7K
0_0402_5%
80.6K_0603_1% PR515 5.49K_0402_1%
1
CSP1A 1 2 SWN1A 43
2
2
2
21.5K_0402_1%
CSCOMPA
PC512
9 VCC_AXG_SENSE
2
1000P_0402_50V7K
1PR516
13.7K_0402_1%
1
PC513 CSREFA 2P: install PH504
PR517
1000P_0402_50V7K
CSREFA 43
1
1P: @
2
@ PR518 PC514 100K_0402_1%_TSM0B104F4251RZ
9 VSS_AXG_SENSE
PC515 0_0402_5% 0.047U_0402_16V7K
1
CSP2A
CSP1A
1 2
1
TRBSTA#
DROOPA
CSSUMA
CSP2A
TSENSEA
1 2
COMPA
SWN2A 43
2
IMONA
FBA
.1U_0402_16V7K PR519
DIFFA
ILIMA
5.49K_0402_1%
61
60
59
58
57
56
55
54
53
52
51
50
49
48
47
46
1 2
+1.05VS_VCCP PU500 TO V_GT
C C
PC501 HOT SPOT
VSNA
VSPA
DIFFA
TRBSTA#
FBA
COMPA
IOUTA
ILIMA
DROOPA
CSCOMPA
CSSUMA
CSREFA
CSP2A
CSP1A
TSNSA
PAD
6132_PWMA 43
2.2U_0603_10V7K
1 2 6132_VCC
1 45 PR523 PC518
VCC PWMA
1
2
130_0402_1%
EN SWA
PR524
PR522
VR_SVID_DAT1 5 41 PC519
SDIO LGA LG3 43
PR526 VR_SVID_ALRT# 6 40 BST2 1 PR5252 BST2_1 1 2 2Phase: @
PR528 10K_0402_1% VR_SVID_CLK ALERT# BST2 4.7_0603_5% 0.22U_0402_10V6K
7 39 HG2 43
SCLK HG2 1Phase: install
1
95.3K_0402_1% 1 2 VBOOT 8 38 Option for
SW2 43
1
VGATE 12 34 1 2
LG1 43 +5VS
2
1K_0402_1% VRDY LG1 PR532 0_0402_5% CSP2A
13 VSN SW1 33 SW1 43
1
+1.05VS_VCCP +3VS
PC521
CSCOMP
DIFF BST1
TRBST#
PR533
DROOP
CSSUM
DRVEN
CSREF
2
1
COMP
TSNS
CSP3
CSP2
CSP1
4.7_0603_5% PC522
PWM
IOUT
ILIM
2
FB
47P_0402_50V8J 75_0402_1% 10K_0402_5% +5VS
1
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
3P: 73.2K
2
1 PR5362
31 VR_HOT# 18,31 VGATE 2P: 41.2K
1
FB_CPU 73.2K_0402_1% Option for 3Phase: @
COMP_CPU
TRBST#
DROOP
TSENSE
ILIM_CPU
1 2 VSN 0_0402_5% 2Phase: install
8 VSSSENSE 6132_PWM 43
1
0_0402_5%
IMON
PC524
DRVEN 43
2
PR540 1000P_0402_50V7K CSP3 1 PR5392 CSP3
SWN3 43
2
1
1 2 VSP PC526 5.76K_0402_1%
8 VCCSENSE
2
1
21K_0402_1%
0_0402_5% 1 2 @ PR542
@PR542
0_0402_5% PC525 3P: install
B .1U_0402_16V7K 0.047U_0402_16V7K B
2
PR543 CSP1 CSREF 2P: @ TSENSE
2
1 2 PC527 2 122P_0402_50V8J CSP2
1
1K_0402_1% CSP3
CSP2 1 PR5442
SWN2 43
1
PR541
5.76K_0402_1%
1
PR545 PC528 PR547 PC529 @PR546
@ PR546
1 2FB_CPU1 1 2 2 1COMP_CPU1
2 1 0_0402_5% PC530
PR548 PC531 49.9_0402_1% 6.04K_0402_1% 0.047U_0402_16V7K
13.7K_0402_1%
1 2FB_CPU3 1 2 680P_0402_50V7K 2200P_0402_50V7K CSREF
2 PR550 1
2
10_0402_1%
CSREF 43
CSCOMP
0.033U_0402_16V7K PH502
2
1
TRBST# 1 2 FB_CPU2 1 2 PC532 5.76K_0402_1% 100K_0402_1%_TSM0B104F4251RZ
1
1000P_0402_50V7K @PR553
@ PR553
0.033U_0402_16V7K
1
1
2
CSSUM CSREF
2
2
1 2
PC535 1500P_0402_50V7K 1 PR5542 SWN1
23.7K_0402_1%
.1U_0402_16V7K
TO VCORE
PC536
@ 1 2 1 PR5562 SWN2
PR555
1 2 1 2 1 PR5592 SWN3
1
806_0402_1% 1000P_0402_50V7K 2 1
PH501 220K_0402_5%_ERTJ0EV224J
A A
PUT CLOSE
TO VCORE
Phase 1
Inductor
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
PWR-CPU_CORE
Size Document Number Rev
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
Custom QCL70 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Tuesday, March 27, 2012 Sheet 42 of 48
5 4 3 2 1
5 4 3 2 1
CPU_B+ CPU_B+
5
2200P_0402_25V7K
2200P_0402_25V7K
10U_0805_25V6K
10U_0805_25V6K
10U_0805_25V6K
10U_0805_25V6K
0.1U_0402_25V6
0.1U_0402_25V6
1
1
PC539
PC540
PC542
PC541
PC543
PC544
PC545
PC546
AON7518
AON7518
AON7518
AON7518
2
2
PQ501
PQ503
PQ505
PQ507
42 HG1 4 4 42 HG2 4 4
+CPU_CORE +CPU_CORE
@ @
3
2
1
3
2
1
3
2
1
3
2
1
D D
PL511 PL512
0.36UH_FDUE1030D-H-R36M=P3_32A_20% 0.36UH_FDUE1030D-H-R36M=P3_32A_20%
42 SW1 1 4 42 SW2 1 4
1
2 3 2 3
5
PR564
PR563 4.7_1206_5%
4.7_1206_5%
2
PR565 PR566
1SNUB_CPU1
2
4 PQ502 V1N_CPU 2 1 4 PQ504 V2N_CPU 2 1 CSREF
SNUB_CPU2
42 LG1 CSREF 42 42 LG2
TPCA8057 TPCA8057
10_0402_1% 10_0402_1%
SWN1 42 SWN2 42
3
2
1
3
2
1
PC547
680P_0402_50V7K
1
PC548
PL516
HCB2012KF-121T50_0805 680P_0402_50V7K
2
B+ 2 1
CPU_B+
PL517
HCB2012KF-121T50_0805
2 1 CPU_B+
2200P_0402_25V7K
10U_0805_25V6K
10U_0805_25V6K
0.1U_0402_25V6
0.1U_0402_25V4K
1 1 1
100U_25V_M
100U_25V_M
100U_25V_M
1
1
+ + +
PC549
PC550
PC551
PC552
PC554
PC555
PC571
PC572
PC553
0.1U_0603_25V7K
2
5
5
2 2 2
QC 45W CPU (HF)
solution: 3+2
AON7518
AON7518
MOS: cpu_core -->2(AON7518)1(FDMS0308AS)
PQ509
42 HG3 4 4 PQ511
C Gfx_core -->2(AON7518)1(FDMS0308AS) C
@
QC 45W CPU DC 35W CPU
+CPU_CORE VID1=0.9V VID1=1.05V
3
2
1
3
2
1
PL513
IccMax=94A IccMax=53A QC 45W CPU
0.36UH_FDUE1030D-H-R36M=P3_32A_20%
42 SW3 1 4 Icc_Dyn=66A Icc_Dyn=43A solution: 3+2
Icc_TDC=56A Icc_TDC=33A MOS: cpu_core -->1(AON7518)1(FDMS0308AS)
1
2 3
5
PQ506
42 LG3 4
TPCA8057 DC 35W CPU
SNUB_CPU3
solution: 2+1
V3N_CPU 2 PR5691 CSREF MOS: cpu_core -->1(AON7518)1(FDMS0308AS)
3
2
1
PC556
680P_0402_50V7K SWN3 42
2
CPU_B+
CPU_B+ 2Phase: install
B 1Phase:: @ B
2200P_0402_25V7K
PR570
10U_0805_25V6K
10U_0805_25V6K
0.1U_0402_25V6
BSTA1 1 2 BSTA1_1
1
PC558
PC559
PC560
PC561
4.7_0603_5%
5
2200P_0402_25V7K
10U_0805_25V6K
10U_0805_25V6K
0.1U_0402_25V6
0.22U_0402_10V6K
1
2
1
5
PC562
PC563
PC564
PC565
1
AON7518
AON7518
4.7_0603_5% 0.22U_0402_10V6K
2
2
PQ513
PQ515
4 4
AON7518
AON7518
2
PQ517
PQ519
PU501 4 4
1 9 @ +GFX_CORE
BST FLAG PU502 +GFX_CORE
3
2
1
3
2
1
2 8 HG1A PL514 1 9 @
42 6132_PWMA PWM DRVH BST FLAG
PR573 FDUM0640J-H-R36M=P3
3
2
1
3
2
1
42 DRVEN 2 1EN_GFX1 3 EN SW 7 SW1A 1 2 42 6132_PWM 2 PWM DRVH 8 HG2A PL515
2K_0402_1% FDUM0640J-H-R36M=P3
2 1VCC_GFX1
2 1 4 VCC GND 6 DRVEN 2 PR577 1EN_GFX2 3 EN SW 7 SW2A 1 2
5
5
PR578 PR579
1
1
NCP5911MNTBG_DFN8_2X2 PR580 0_0402_5% 0_0402_5% 5
4.7_1206_5% DRVL
1
PC567 4 2 PR581 1 NCP5911MNTBG_DFN8_2X2 PR582
1SNUB_GFX1
CSREFA 42
2
2
TPCA8057
2 1 PQ510 PR583
SNUB_GFX2
SWN1A 42
3
2
1
TPCA8057 10_0402_1%
PC568 PR584
3
2
1
0_0402_5% 2 1
680P_0402_50V7K SWN2A 42
2
PR585
0_0402_5%
1
PC569
680P_0402_50V7K
2
A A
R_LL=3.9m ohm R_LL=3.9m ohm THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
PWR-CPU_CORE
Size Document Number Rev
OCP~55A OCP~40A AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
C 0.3
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS QCL70
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Tuesday, March 27, 2012 Sheet 43 of 48
5 4 3 2 1
5 4 3 2 1
+CPU_CORE +CPU_CORE
1
+GFX_CORE Below is 458544_CRV_PDDG_0.5 Table 5-8.
1
5 x 22 F (0805)
PC1101
10U_0805_6.3V6M
PC1102
10U_0805_6.3V6M
PC1103
10U_0805_6.3V6M
PC1104
10U_0805_6.3V6M
PC1105
10U_0805_6.3V6M
+GFX_CORE
Socket Bottom 5 x (0805) no-stuff
2
2
sites
D D
7 x 22 F (0805)
22U_0805_6.3V6M
22U_0805_6.3V6M
22U_0805_6.3V6M
22U_0805_6.3V6M
22U_0805_6.3V6M
22U_0805_6.3V6M
22U_0805_6.3V6M
22U_0805_6.3V6M
1 1 1 1 1 1 1 1
PC1151
PC1152
PC1153
PC1154
PC1155
PC1156
PC1157
PC1158
Socket Top 2 x (0805) no-stuff
1
1
PC1106
10U_0805_6.3V6M
PC1107
10U_0805_6.3V6M
PC1108
10U_0805_6.3V6M
PC1109
10U_0805_6.3V6M
PC1110
10U_0805_6.3V6M 2 2 2 2 2 2 2 2
sites
2
2
+CPU_CORE +1.05VS_VCCP
1 1 1 1 1
22U_0805_6.3V6M
22U_0805_6.3V6M
22U_0805_6.3V6M
22U_0805_6.3V6M
22U_0805_6.3V6M
22U_0805_6.3V6M
22U_0805_6.3V6M
22U_0805_6.3V6M
22U_0805_6.3V6M
22U_0805_6.3V6M
22U_0805_6.3V6M
1 1 1 1 1 1 1 1 1 1 1 1 1 1
22U_0805_6.3V6M
22U_0805_6.3V6M
22U_0805_6.3V6M
22U_0805_6.3V6M
330U_D2_2V_Y
330U_D2_2V_Y
330U_D2_2V_Y
PC1111 PC1112 PC1113 PC1114 PC1115 1 1 1 1
PC1159
PC1160
PC1161
PC1162
PC1164
PC1165
PC1166
PC751
PC752
PC753
PC754
PC755
PC756
PC757
PC758
PC759
PC760
PC761
22U_0805_6.3V6M 22U_0805_6.3V6M 22U_0805_6.3V6M 22U_0805_6.3V6M 22U_0805_6.3V6M + + +
2 2 2 2 2
2 2 2 2 2 2 2 2 2 2 2
2 2 2 2 2 2 2
1 1 1 1 1
22U_0805_6.3V6M
1 1
330U_D2_2V_Y
330U_D2_2V_Y
PC1116 PC1117 PC1118 PC1119 PC1120 1
PC762
PC763
PC765
22U_0805_6.3V6M 22U_0805_6.3V6M 22U_0805_6.3V6M 22U_0805_6.3V6M 22U_0805_6.3V6M + +
2 2 2 2 2
+CPU_CORE
C 2 2 2 C
1 1 1 1 1
1 1 1 1 1 1
+ PC1127 + PC1128 + PC1129 + PC1130 + PC1131
PC1121 PC1122 PC1123 PC1124 PC1125 PC1126 330U_D2_2V_Y 330U_D2_2V_Y 330U_D2_2V_Y 330U_D2_2V_Y 330U_D2_2V_Y
22U_0805_6.3V6M 22U_0805_6.3V6M 22U_0805_6.3V6M 22U_0805_6.3V6M 22U_0805_6.3V6M 22U_0805_6.3V6M
2 2 2 2 2 2 2 2 2 2 2
B B
8layer for DC CPU 16 10
4
GFX_CORE DC 2 12
GFX_CORE QC 3 12
A A
1.05V_VCCP 2 12
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
PWR - PROCESSOR DECOUPLING
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS QCLA4 LA-8861P M/B 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Tuesday, March 27, 2012 Sheet 44 of 48
5 4 3 2 1
NO DATE PAGE MODIFICATION LIST PURPOSE
--------------------------------------------------------------------------------------------------------------------------------
1. 2011/09/29 P51-PWR_+3VALWP/+5VALWP Change PU330 to RT8205L Change source
2. 2011/09/29 P53-PWR_ +1.05VS_VCCP/+16VSP Change PU400 to RT8237C Change source
3. 2011/09/29 P54-PWR_+VCCSAP/1.8VSP Change PU450 to SY8037B Change source
4. 2011/09/29 P57-PWR +CPU_CORE DECOUPLING Change HMOS to MDV1525 Change source
5. 2011/09/29 P53-PWR_ +1.05VS_VCCP/+16VSP Change HMOS to MDV1525 Change source
6. 2011/09/29 P49-PWR_BATTERY CONN / OTP Change PD5,PD6 to SCA00001G00 ESD team request
7. 2011/09/29 P57-PWR +CPU_CORE DECOUPLING Change PR589 from 348 to 8.06k FAE suggestion
8. 2011/09/29 P57-PWR +CPU_CORE DECOUPLING Change PR590 from 3.65k to 806 FAE suggestion
10. 2011/09/29 P57-PWR +CPU_CORE DECOUPLING Change PC574 from 680P to 0.033u FAE suggestion
11. 2011/09/29 P57-PWR +CPU_CORE DECOUPLING Change PC577 from 4700P to 0.033u FAE suggestion
12. 2011/09/29 P57-PWR +CPU_CORE DECOUPLING Change PR548 from 1.21k to 8.06k FAE suggestion
13. 2011/09/29 P57-PWR +CPU_CORE DECOUPLING Change PR550 from 10.7k to 806 FAE suggestion
14. 2011/09/29 P57-PWR +CPU_CORE DECOUPLING Change PC547 from 680P to 0.033u FAE suggestion
15. 2011/09/29 P57-PWR +CPU_CORE DECOUPLING Change PC551 from 4700P to 0.033u FAE suggestion
16. 2011/09/29 P57-PWR +CPU_CORE DECOUPLING Add snubber and boost resistor For 3x3 H-MOS solution
17. 2011/09/29 P49-PWR_BATTERY CONN / OTP Add PR22 30k,PR27 100k, PR32 0 Ohm For 120W adapter protect(9012)
18. 2011/09/29 P51-PWR_+3VALWP/+5VALWP Change PC360 to SE000006R80 Change source
19. 2011/09/29 P49-PWR_BATTERY CONN / OTP Add PR17 14k, PR33 0 Ohm For CPU temperature protect(9012)
20. 2011/09/29 P51-PWR_+3VALWP/+5VALWP Add PR373 0 Ohm For 3/5V always power on(9012)
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Power PIR
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
Custom 0.3
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
QFKAA
Date: Tuesday, March 27, 2012 Sheet 45 of 48
5 4 3 2 1
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
HW-PIR
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
Custom 0.3
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
QCLA4,5 LA-8862P M/B
Date: Tuesday, March 27, 2012 Sheet 46 of 48
5 4 3 2 1
5 4 3 2 1
131 01/03 28 Change UL3,UL4 from SP050006N00 to SP050005Z00 For update transformer P/N
132 01/03 29 change UT1 P/N from SA00000GG40 to SA00000GG60. For TPM firmware update
133 01/03 27 change R1456,R1457,C907,C908,Q210 to @ For TPM firmware update
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
HW-PIR
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
Custom 0.3
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
QCLA4,5 LA-8862P M/B
Date: Tuesday, March 27, 2012 Sheet 47 of 48
5 4 3 2 1
5 4 3 2 1
C C
B B
A A
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
HW-PIR
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number Rev
Custom 0.3
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
QCLA4,5 LA-8862P M/B
Date: Tuesday, March 27, 2012 Sheet 48 of 48
5 4 3 2 1
www.s-manuals.com