Beruflich Dokumente
Kultur Dokumente
Table of Contents
1
1.1 1.2 1.3 1.4 1.5 1.6
2
2.1 2.2 2.3
Introduction ................................................................................. 3
ETX-DC .................................................................................................................................................. 3 ETX Documentation ................................................................................................................................. 3 ETX Benefits ........................................................................................................................................... 4
3
3.1 3.2 3.3 3.4 3.5 3.6 3.7 3.8
Specifications ................................................................................ 5
Functional Specifications ............................................................................................................................ 5 Available Modules ETX-DC 18bit ................................................................................................................. 6 Available Modules ETX-DC 24bit ................................................................................................................. 6 Block Diagram .......................................................................................................................................... 7 Mechanical Specifications ........................................................................................................................... 8 Electrical Specifications .............................................................................................................................. 8 Environmental Specifications ...................................................................................................................... 9 MTBF ..................................................................................................................................................... 10
4
4.1 4.2 4.3 4.3.1 4.3.2 4.4 4.4.1 4.4.2 4.5
www.kontron.com
4.5.1 4.5.2 4.6 4.7 4.7.1 4.7.2 4.7.3 4.8 4.8.1 4.8.2 4.8.3 4.8.4 4.8.5
Alternative pinning ................................................................................................................................ 20 Connector X3 (Signal Levels) .................................................................................................................... 22 Connector X3 Signal Description ................................................................................................................. 24 Connector X4 Subsystems.......................................................................................................................... 26 Connector X4 (IDE 1, IDE 2, Ethernet, Miscellaneous) ................................................................................... 26 Connector X4 (Signal Levels) .................................................................................................................... 27 Connector X4 Signal Description ............................................................................................................... 29 SDVO Connector J9 .................................................................................................................................. 31 Location of the connector ........................................................................................................................ 31 SDVO Output ......................................................................................................................................... 31 Connector and Flat Foil Cable ................................................................................................................... 32 Software Requirements ........................................................................................................................... 32 Pinout Feature Connector J9 .................................................................................................................... 33
5
5.1 5.2 5.3 5.3.1 5.3.2 5.3.3
6
6.1 6.2 6.3 6.3.1 6.3.2
7
7.1 7.1.1 7.1.2 7.1.3 7.2 7.3
8
8.1 8.1.1
www.kontron.com
8.1.2 8.1.3 8.2 8.3 8.4 8.5 8.6 8.7 8.8 8.8.1 8.8.2 8.8.3 8.8.4
In APIC mode ........................................................................................................................................ 41 Direct Memory Access (DMA) Channels ....................................................................................................... 41 Memory Area .......................................................................................................................................... 42 I/O Address Map ...................................................................................................................................... 42 Peripheral Component Interconnect (PCI) Devices ......................................................................................... 42 Inter-IC (I2C) Bus .................................................................................................................................... 42 System Management (SM) Bus ................................................................................................................... 42 JILI-I2C Bus ........................................................................................................................................... 43 K-Station / JIDA32 resources ..................................................................................................................... 43 I2C ...................................................................................................................................................... 43 Storage ................................................................................................................................................ 43 GPIO .................................................................................................................................................... 43 Hardware Monitor .................................................................................................................................. 43
9
9.1 9.2 9.3 9.3.1 9.3.2 9.3.3 9.3.4 9.3.5 9.3.6 9.3.7
www.kontron.com
1
1.1
User Information
About This Document
This document provides information about products from Kontron Embedded Modules GmbH and/or its subsidiaries. No warranty of suitability, purpose, or fitness is implied. While every attempt has been made to ensure that the information in this document is accurate, the information contained within is supplied as-is and is subject to change without notice. For the circuits, descriptions and tables indicated, Kontron assumes no responsibility as far as patents or other rights of third parties are concerned.
1.2
Copyright Notice
Copyright 2003-2009 Kontron Embedded Modules GmbH All rights reserved. No part of this document may be reproduced, transmitted, transcribed, stored in a retrieval system, or translated into any language or computer language, in any form or by any means (electronic, mechanical, photocopying, recording, or otherwise), without the express written permission of Kontron Embedded Modules GmbH. DIMM-PC, PISA, ETX, ETXexpress, microETXexpress, X-board, DIMM-IO and DIMM-BUS are trademarks or registered trademarks of Kontron Embedded Modules GmbH. Kontron is trademark or registered trademark of Kontron AG.
1.3
Trademarks
IBM, XT, AT, PS/2 and Personal System/2 are trademarks of International Business Machines Corp. Microsoft is a registered trademark of Microsoft Corp. Intel is a registered trademark of Intel Corp. All other products and trademarks mentioned in this manual are trademarks of their respective owners.
1.4
Standards
1.5
Warranty
This Kontron Embedded Modules GmbH product is warranted against defects in material and workmanship for the warranty period from the date of shipment. During the warranty period, Kontron Embedded Modules GmbH will at its discretion decide to repair or replace defective products. Within the warranty period, the repair of products is free of charge as long as warranty conditions are observed. The warranty does not apply to defects resulting from improper or inadequate maintenance or handling by the buyer, unauthorized modification or misuse, operation outside of the products environmental specifications or improper installation or maintenance. Kontron Embedded Modules GmbH will not be responsible for any defects or damages to other products not supplied by Kontron Embedded Modules GmbH that are caused by a faulty Kontron Embedded Modules GmbH product.
1.6
Technical Support
Technicians and engineers from Kontron Embedded Modules GmbH and/or its subsidiaries are available for technical support. We are committed to making our product easy to use and will help you use our products in your systems. Please consult our Web site at http://www.kontron.com/support for the latest product documentation, utilities, drivers and support contacts. Consult our customer section http://emdcustomersection.kontron.com for the latest BIOS downloads, Product Change Notifications and additional tools and software. In any case you can always contact your board supplier for technical support.
ETX-DC/ Introduction
2
2.1
Introduction
ETX-DC
The ETX-DC module brings latest 45 nm technology to the well-established ETX 3.0 form factor. The Intel Atom N270 processor is well-balanced in terms of power consumption, performance and pricing. Especially, long-term availability turns ETX-DC to become a perfect successor for your existing ETX designs. With the ETX-DC, your investments in ETX designs can be sustained for years. Due to latest technology, your products become more valuable. With full support for 18 bit and 24 bit LVDS panels, the ETX-DC is a full successor for ETX-PM or ETX-PM3 ETX modules are like components, plugged into an application-specific carrier board. They have highly standardized interfaces and ease scalability and interchangeability. Rapid development and short time-to-market are your benefits.
2.2
ETX Documentation
This product manual serves as one of three principal references for an ETX design. It documents the specifications and features of ETX-DC. The other two references, which are available from the Kontron Embedded Modules GmbH Web site, include:
The ETX Component SBC Specification defines the ETX module form factor, pinout, and signals. You
should read this first.
The ETX Component SBC Design Guide serves as a general guide for baseboard design, with a focus on
maximum flexibility to accommodate a range of ETX modules. Note: Some of the information contained within this product manual applies only to certain product revisions (Prev: xxx). If certain information applies to specific product revisions (Prev: xxx) it will be stated. Please check the product revision of your module to see if this information is applicable.
ETX-DC/ Introduction
2.3
ETX Benefits
Embedded technology extended (ETX) modules are very compact (~100mm square, 12mm thick), highly integrated computers. All ETX modules feature a standardized form factor and a standardized connector layout that carry a specified set of signals. This standardization allows designers to create a single-system baseboard that can accept present and future ETX modules. ETX modules include common personal computer (PC) peripheral functions such as:
Graphics Parallel, Serial, and USB ports Keyboard/mouse Ethernet Sound IDE
The baseboard designer can optimize exactly how each of these functions implements physically. Designers can place connectors precisely where needed for the application on a baseboard designed to optimally fit a systems packaging. Peripheral PCI or ISA buses can be implemented directly on the baseboard rather than on mechanically unwieldy expansion cards. The ability to build a system on a single baseboard using the computer as one plug-in component simplifies packaging, eliminates cabling, and significantly reduces system-level cost. A single baseboard design can use a range of ETX modules. This flexibility can differentiate products at various price/performance points, or to design future proof systems that have a built-in upgrade path. The modularity of an ETX solution also ensures against obsolescence as computer technology evolves. A properly designed ETX baseboard can work with several successive generations of ETX modules. An ETX baseboard design has many advantages of a custom, computer-board design but delivers better obsolescence protection, greatly reduced engineering effort, and faster time to market.
ETX-DC/ Specifications
3
3.1
Specifications
Functional Specifications
ETX-DC/ Specifications
Watchdog timer (WDT) Real-time clock with CMOS RAM Standard ACPI Support
3.2
3.3
ETX-DC/ Specifications
3.4
Block Diagram
ETX-DC/ Specifications
3.5
Mechanical Specifications
Dimensions
95.0 mm x 114.0 mm (3.75 x 4.5) Height approx. 12 mm (0.4)
3.6
Electrical Specifications
Supply Voltage
VCC: 5V DC +/- 5% 5V_Stb: 5V DC +/- 5% but always equal or lower VCC
Note: It is recommended to follow the ATX specification for voltage rise times which claims: "The output voltage shall rise from 10% of nominal to within the regulation ranges within 0.1ms to 20ms".
Power Consumption
Detailed Power Consumption measurements in all states and benchmarks for CPU, Graphics and Memory performance are available in Application Note KEMAP054 at EMD Customer Section
ETX-DC/ Specifications
3.7
Environmental Specifications
Temperature
Operating: (with Kontron Embedded Modules GmbH heat-spreader plate assembly):
Ambient temperature: 0 to +60 C Maximum heatspreader-plate temperature: 0 to +60 C (*) Non-operating: -30 to +85 C
Note: *The maximum operating temperature with the heatspreader plate is the maximum measurable temperature on any spot on the heatspreaders surface. You must maintain the temperature according to the above specification.
Humidity
Operating: 10% to 90% (non condensing) Non operating: 5% to 95% (non condensing)
ETX-DC/ Specifications
3.8
MTBF
The following MTBF (Mean Time Between Failure) values were calculated using a combination of manufacturers test data, if the data was available, and a Bellcore calculation for the remaining parts. The Bellcore calculation used is Method 1 Case 1. In that particular method the components are assumed to be operating at a 50 % stress level in a 40 C ambient environment and the system is assumed to have not been burned in. Manufacturers data has been used wherever possible. The manufacturers data, when used, is specified at 50 C, so in that sense the following results are slightly conservative. The MTBF values shown below are for a 40 C in an office or telecommunications environment. Higher temperatures and other environmental stresses (extreme altitude, vibration, salt water exposure, etc.) lower MTBF values. System MTBF (hours): 176102 @ 40C Notes: Fans usually shipped with Kontron Embedded Modules GmbH products have 50,000-hour typical operating life. The above estimates assume no fan, but a passive heat sinking arrangement Estimated RTC battery life (as opposed to battery failures) is not accounted for in the above figures and need to be considered for separately. Battery life depends on both temperature and operating conditions. When the Kontron unit has external power; the only battery drain is from leakage paths.
10
ETX Connectors
The pinouts for ETX Interface Connectors X1, X2, X3, and X4 are documented for convenient reference. Please see the ETX Specification and ETX Design Guide for detailed, design-level information.
4.1
Connector Locations
X4
IDE Ports Ethernet Power Good/Reset Input ATX PS Control Speaker Battery I2C-Bus SM-Bus VGA LVDS (JILI) Serial Ports PS/2 Keyboard/Mouse IRDA Parallel Port Floppy
ISA Bus
X2
X3
PCI Bus USB Audio Serial IRQ 3.3 V for external use (max. 500 mA)
X1
top view
(connectors only)
side view
(connectors only)
4.2
Term
IO-3,3 IO-5 I-3,3 I-5 O-3,3 O-5 PU PD PWR Nc
11
4.3
Pin
1 3 5 7 9 11 13 15 17 19 21 23 25 27 29 31 33 35 37 39 41 43 45 47 49
Pin
2 4 6 8 10 12 14 16 18 20 22 24 26 28 30 32 34 36 38 40 42 44 46 48 50
Signal
GND PCICLK4 GND PCICLK2 GNT3# 3V GNT1# 3V RESERVED VCC * REQ0# 3V AD2 AD3 AD5 AD7 AD9 GND AUXAL MIC AUXAR ASVCC SNDL ASGND SNDR
Pin
51 53 55 57 59 61 63 65 67 69 71 73 75 77 79 81 83 85 87 89 91 93 95 97 99
Signal
VCC * PAR GPERR# PME# LOCK# TRDY# IRDY# FRAME# GND AD16 AD17 AD19 AD20 AD22 AD23 AD24 VCC * AD25 AD28 AD27 AD30 PCIRST# INTC# INTA# GND
Pin
52 54 56 58 60 62 64 66 68 70 72 74 76 78 80 82 84 86 88 90 92 94 96 98 100
Signal
VCC * SERR# RESERVED USB2# DEVSEL# USB3# STOP# USB2 GND CBE2# USB3 AD18 USB0# AD21 USB1# CBE3# VCC * AD26 USB0 AD29 USB1 AD31 INTD# INTB# GND
Notes:
* To protect external power lines of peripheral devices, make sure that: - the wires have the right diameter to withstand the maximum available current - the enclosure of the peripheral device fulfils the fire-protection requirements of IEC/EN60950
12
Signal
GND GND PCICLK3 PCICLK4 GND GND PCICLK1 PCICLK2 REQ3# GNT3# GNT2# 3V REQ2# GNT1# REQ1# 3V GNT0# nc VCC VCC SERIRQ REQ0# AD0 3V AD1 AD2 AD4 AD3 AD6 AD5 CBE0# AD7 AD8 AD9 GND GND AD10 AUXAL AD11 MIC AD12 AUXAR AD13 ASVCC AD14 SNDL AD15 ASGND CBE1# SNDR
Description
Ground Ground PCI Clock Slot 3 PCI Clock Slot 4 Ground Ground PCI Clock Slot 1 PCI Clock Slot 2 PCI Bus Request 3 PCI Bus Grant 3 PCI Bus Grant 2 Power +3,3V PCI Bus Request 2 PCI Bus Grant 1 PCI Bus Request 1 Power +3,3V PCI Bus Grant 0 Power +5V Power +5V Serial Interrupt Reqest PCI Bus Request 0 PCI Adress & Data Bus line Power +3,3V PCI Adress & Data Bus line PCI Adress & Data Bus line PCI Adress & Data Bus line PCI Adress & Data Bus line PCI Adress & Data Bus line PCI Adress & Data Bus line PCI Bus Command and Byte enables 0 PCI Adress & Data Bus line PCI Adress & Data Bus line PCI Adress & Data Bus line Ground Ground PCI Adress & Data Bus line Auxiliary Line Input Left PCI Adress & Data Bus line Microphone Input PCI Adress & Data Bus line Auxiliary Line Input Right PCI Adress & Data Bus line Analog Supply of Sound Controller PCI Adress & Data Bus line Audio Out Left PCI Adress & Data Bus line Analog Ground of Sound Controller PCI Bus Command and Byte enables 1 Audio Out Right
Type
PWR PWR O-3,3 O-3,3 PWR PWR O-3,3 O-3,3 I-3,3 O-3,3 O-3,3 PWR I-3,3 O-3,3 I-3,3 PWR O-3,3 nc PWR PWR IO-3,3 I-3,3 IO-3,3 PWR IO-3,3 IO-3,3 IO-3,3 IO-3,3 IO-3,3 IO-3,3 IO-3,3 IO-3,3 IO-3,3 IO-3,3 PWR PWR IO-3,3 I IO-3,3 I IO-3,3 I IO-3,3 O-5 IO-3,3 O IO-3,3 P IO-3,3 O
Termination
PU 8k2 3.3V PU 8k2 3.3V PU 8k2 3.3V PU 8k2 PU 8k2 3.3V
Comment
8k2 Ohm Resistors 8k2 Ohm Resistors 8k2 Ohm Resistors Reserved 12mA Source sink 8k2 Ohm Resistors 1:2 bleeder 1:2 bleeder -
Note:
The termination resistors in this table are already mounted on the ETXboard. Please refer to the design guide for information about additional termination resistors.
13
Signal
VCC VCC PAR SERR# GPERR# nc PME# USB2# LOCK# DEVSEL# TRDY# USB3# IRDY# STOP# FRAME# USB2 GND GND AD16 CBE2# AD17 USB3 AD19 AD18 AD20 USB0# AD22 AD21 AD23 USB1# AD24 CBE3# VCC VCC AD25 AD26 AD28 USB0 AD27 AD29 AD30 USB1 PCIRST# AD31 INTC# INTD# INTA# INTB# GND GND
Description
Power +5V Power +5V PCI Bus Parity PCI Bus System Error PCI Bus Grant Error PCI Power Management Event USB Data- , Port2 PCI Bus Lock PCI Bus Device Select PCI Bus Target Ready USB Data- , Port3 PCI Bus Initiator Ready PCI Bus Stop PCI Bus Cycle Frame USB Data+ , Port2 Ground Ground PCI Adress & Data Bus line PCI Bus Command and Byte enables 2 PCI Adress & Data Bus line USB Data+ , Port3 PCI Adress & Data Bus line PCI Adress & Data Bus line PCI Adress & Data Bus line USB Data- , Port0 PCI Adress & Data Bus line PCI Adress & Data Bus line PCI Adress & Data Bus line USB Data- , Port1 PCI Adress & Data Bus line PCI Command and Byte enables 3 Power +5V Power +5V PCI Adress & Data Bus line PCI Adress & Data Bus line PCI Adress & Data Bus line USB Data+ , Port0 PCI Adress & Data Bus line PCI Adress & Data Bus line PCI Adress & Data Bus line USB Data+ , Port1 PCI Bus Reset PCI Adress & Data Bus line PCI BUS Interrupt Request C PCI BUS Interrupt Request D PCI BUS Interrupt Request A PCI BUS Interrupt Request B Ground Ground
Type
PWR PWR IO-3,3 IO-3,3 IO-3,3 nc IO-3,3 IO-3,3 IO-3,3 IO-3,3 IO-3,3 IO-3,3 IO-3,3 IO-3,3 IO-3,3 IO-3,3 PWR PWR IO-3,3 IO-3,3 IO-3,3 IO-3,3 IO-3,3 IO-3,3 IO-3,3 IO-3,3 IO-3,3 IO-3,3 IO-3,3 IO-3,3 IO-3,3 IO-3,3 PWR PWR IO-3,3 IO-3,3 IO-3,3 IO-3,3 IO-3,3 IO-3,3 IO-3,3 IO-3,3 O-3,3 IO-3,3 I-3,3 I-3,3 I-3,3 I-3,3 PWR PWR
Termination
PU 8k2 3,3V PU 8k2 3,3V PU 8k2 3,3V PU 8k2 3,3V PU 8k2 3,3V PU 8k2 3,3V PU 8k2 3,3V PU 8k2 3,3V PU 8k2 3,3V PU 8k2 3,3V PU 8k2 3,3V PU 8k2 3,3V -
Comment
Reserved int. PU 10k 3,3V int. PD 15k in ICH7 int. PD 15k in ICH7 int. PD 15k in ICH7 int. PD 15k in ICH7 int. PD 15k in ICH7 int. PD 15k in ICH7 int. PD 15k in ICH7 int. PD 15k in ICH7 PD 100k -
Note:
The termination resistors in this table are already mounted on the ETX board. Please refer to the design guide for information about additional termination resistors.
14
USB
Three USB host controllers (two 1.1 UHCI and one EHCI high-speed 2.0 controller) are on the Intel 82801GB south bridge device. The USB controllers comply with both versions 1.1 and 2.0 of the USB standard and are backward compatible. The three controllers implement a root hub, which have two USB ports each.
Configuration
The USB controllers are PCI bus devices. The BIOS allocates required system resources during configuration of the PCI bus.
Audio
The ETX-DC PCI audio controller is integrated in the Intel 82801GB southbridge. The audio codec is compatible with AC97.
Configuration
The audio controller is a PCI bus device. The BIOS allocates required system resources during configuration of the PCI device.
Serial IRQ
The serial IRQ pin offers a standardized interface to link interrupt request lines to a single wire.
Configuration
The serial IRQ machine is in Continuous Mode per default and can be changed in the BIOS setup, the frame size is 21 frames and the start frame pulse width is 4 clocks.
15
4.4
Pin
1 3 5 7 9 11 13 15 17 19 21 23 25 27 29 31 33 35 37 39 41 43 45 47 49
Pin
2 4 6 8 10 12 14 16 18 20 22 24 26 28 30 32 34 36 38 40 42 44 46 48 50
Signal
GND SD15 MASTER# DREQ7 DACK7# DREQ6 DACK6# DREQ5 DACK5# DREQ0 DACK0# IRQ14 IRQ15 IRQ12 IRQ11 IRQ10 IO16# GND M16# OSC BALE TC DACK2# IRQ3 IRQ4
Pin
51 53 55 57 59 61 63 65 67 69 71 73 75 77 79 81 83 85 87 89 91 93 95 97 99
Signal
VCC * SA6 SA7 SA8 SA9 SA10 SA11 SA12 GND SA13 SA14 SA15 SA16 SA18 SA19 IOCHRDY VCC * SD0 SD2 SD3 DREQ2 SD5 SD6 IOCHK# GND
Pin
52 54 56 58 60 62 64 66 68 70 72 74 76 78 80 82 84 86 88 90 92 94 96 98 100
Signal
VCC * IRQ5 IRQ6 IRQ7 SYSCLK REFSH# DREQ1 DACK1# GND DREQ3 DACK3# IOR# IOW# SA17 SMEMR# AEN VCC * SMEMW# SD1 NOWS# SD4 IRQ9** SD7 RSTDRV GND
Notes:
*To protect external power lines of peripheral devices, make sure that: - The wires have the right diameter to withstand the maximum available current. - The enclosure of the peripheral device fulfils the fire-protection requirements of IEC/EN60950 ** IRQ9 is used for SCI in ACPI mode. Do not use for legacy ISA devices.
16
Signal
GND GND SD14 SD15 SD13 MASTER# SD12 DREQ7 SD11 DACK7# SD10 DREQ6 SD9 DACK6# SD8 DREQ5 MEMW# DACK5# MEMR# DREQ0 LA17 DACK0# LA18 IRQ14 LA19 IRQ15 LA20 IRQ12 LA21 IRQ11 LA22 IRQ10 LA23 IO16# GND GND SBHE# M16# SA0 OSC SA1 BALE SA2 TC SA3 DACK2# SA4 IRQ3 SA5 IRQ4
Description
Ground Ground ISA Data Bus ISA Data Bus ISA Data Bus ISA 16-Bit Master ISA Data Bus ISA DMA Request 7 ISA Data Bus ISA DMA Acknowledge 7 ISA Data Bus ISA DMA Request 6 ISA Data Bus ISA DMA Acknowledge 6 ISA Data Bus ISA DMA Request 5 ISA Memory Write ISA DMA Acknowledge 5 ISA Memory Read ISA DMA Request 0 ISA Adress Bus (SA17) ISA DMA Acknowledge 0 ISA Adress Bus (SA18) ISA Interrupt Request 14 / ROM Chip Select ISA Adress Bus (SA19) ISA Interrupt Request 15 ISA Latchable Adress Bus ISA Interrupt Request 12 ISA Latchable Adress Bus ISA Interrupt Request 11 ISA Latchable Adress Bus ISA Interrupt Request 10 ISA Latchable Adress Bus ISA 16-Bit I/O Access Ground Ground ISA System Byte High Enable ISA 16-Bit Memory Access ISA Adress Bus ISA Oscillator (CLK_ISA14#) ISA Adress Bus ISA Buffer Adress Latch Enable ISA Adress Bus ISA Terminal Count ISA Adress Bus ISA DMA Acknowledge 2 ISA Adress Bus ISA Interrupt Request 3 ISA Adress Bus ISA Interrupt Request 4
Type
PWR PWR IO-5 IO-5 IO-5 I-5 IO-5 I-5 IO-5 IO-5 IO-5 I-5 IO-5 IO-5 IO-5 I-5 IO-5 IO-5 IO-5 I-5 O-5 IO-5 O-5 IO-5 O-5 I-5 O-5 I-5 O-5 I-5 O-5 I-5 O-5 I-5 PWR PWR IO-5 IO-5 O-5 O-3,3 O-5 IO-5 O-5 IO-5 O-5 IO-5 O-5 I-5 O-5 I-5
Termination
PU 8k2 5V PU 8k2 5V PU 8k2 5V PU 330R 5V PU 8k2 5V PU 8k2 5V PU 8k2 5V PU 8k2 5V PU 8k2 5V PU 8k2 5V PU 8k2 5V PU 8k2 5V PU 8k2 5V PU 8k2 5V PU 8k2 5V PU 8k2 5V PU 8k2 5V PU 8k2 5V PU 8k2 5V PU 8k2 5V PU 330R 5V PU 330R 5V PU 8k2 5V PU 8k2 5V PU 8k2 5V PU 8k2 5V PU 8k2 5V PU 8k2 5V PU 8k2 5V PU 8k2 5V
Comment
24mA source cap. 24mA source cap. 24mA source cap. 24mA source cap. PU 8k2 PD 4k7 (Strap) PD 4k7 (Strap) -
Note:
The termination resistors in this table are already mounted on the ETX board. Please refer to the design guide for information about additional termination resistors.
17
Signal
VCC VCC SA6 IRQ5 SA7 IRQ6 SA8 IRQ7 SA9 SYSCLK SA10 REFSH# SA11 DREQ1 SA12 DACK1# GND GND SA13 DREQ3 SA14 DACK3# SA15 IOR# SA16 IOW# SA18 SA17 SA19 SMEMR# IOCHRDY AEN VCC VCC SD0 SMEMW# SD2 SD1 SD3 NOWS# DREQ2 SD4 SD5 IRQ9 SD6 SD7 IOCHK# RSTDRV GND GND
Description
Power +5V Power +5V ISA Adress Bus ISA Interrupt Request 5 ISA Adress Bus ISA Interrupt Request 6 ISA Adress Bus ISA Interrupt Request 7 ISA Adress Bus ISA Bus Clock (CLK_SYS_ISA) ISA Adress Bus ISA System Refresh Control ISA Adress Bus ISA DMA Request 1 ISA Adress Bus ISA DMA Acknowledge 1 Ground Ground ISA Adress Bus ISA DMA Request 3 ISA Adress Bus ISA DMA Acknowledge 3 ISA Adress Bus ISA I/O Read ISA Adress Bus ISA I/O Write ISA Adress Bus ISA Adress Bus ISA Adress Bus ISA System Memory Read ISA I/O Channel Ready ISA Adress Enable Power +5V Power +5V ISA Data Bus ISA System Memory Write ISA Data Bus ISA Data Bus ISA Data Bus ISA No Wait Staits ISA DMA Request 2 ISA Data Bus ISA Data Bus ISA Interrupt Request 9 ISA Data Bus ISA Data Bus ISA I/O Channel Check ISA Reset Ground Ground
Type
PWR PWR O-3,3 I-3,3 O-3,3 I-3,3 O-3,3 I-3,3 O-3,3 O-3,3 O-3,3 IO-3,3 O-3,3 I-3,3 O-3,3 IO-3,3 PWR PWR O-3,3 I-3,3 O-3,3 IO-3,3 O-3,3 IO-3,3 O-3,3 IO-3,3 O-3,3 O-3,3 O-3,3 IO-3,3 IO-3,3 IO-3,3 PWR PWR IO-3,3 IO-3,3 IO-3,3 IO-3,3 IO-3,3 I-3,3 I-3,3 IO-3,3 IO-3,3 I-3,3 IO-3,3 IO-3,3 I-3,3 O-3,3 PWR PWR
Termination
PU 8k2 5V PU 8k2 5V PU 8k2 5V PU 8k2 5V PU 8k2 5V PU 8k2 5V PU 8k2 5V PU 8k2 5V PU 1k 5V PU 8k2 5V PU 8k2 5V PU 8k2 5V PU 8k2 5V PU 8k2 5V PU 8k2 5V PU 8k2 5V PU 8k2 5V PU 8k2 5V PU 8k2 5V PU 8k2 5V PU 8k2 5V PU 8k2 5V PU 8k2 5V PU 1k 5V PU 8k2 5V PU 8k2 5V PU 8k2 5V PU 8k2 5V PU 8k2 5V PU 330R 5V PU 8k2 5V PU 8k2 5V PU 8k2 5V PU 8k2 5V PU 8k2 5V PU 8k2 5V PU 8k2 5V -
Comment
-
Note:
The termination resistors in this table are already mounted on the ETX board. Please refer to the design guide for information about additional termination resistors.
18
DMA Transfer: According to the used PCI 2 ISA solution DMA Transfer is not possible.
19
4.5
Connector X3 (VGA, LCD, Video, COM1 and COM2, LPT/Floppy, Mouse, Keyboard)
Notes:
*To protect external power lines of peripheral devices, make sure that: - the wires have the right diameter to withstand the maximum available current - the enclosure of the peripheral device fulfils the fire-protection requirements of IEC/EN60950. **This signal is not supported on the ETX-DC.
20
Notes:
*To protect external power lines of peripheral devices, make sure that: - the wires have the right diameter to withstand the maximum available current - the enclosure of the peripheral device fulfils the fire-protection requirements of IEC/EN60950
21
Signal
GND GND R B HSY G VSY DDCK DETECT# DDDA LCDDO16 LCDDO18 LCDDO17 LCDDO19 GND GND LCDDO13 LCDDO15 LCDDO12 LCDDO14 GND GND LCDDO8 LCDDO11 LCDDO9 LCDDO10 GND GND LCDDO4 LCDDO7 LCDDO5 LCDDO6 GND GND LCDDO1 LCDDO3 LCDDO0 LCDDO2 VCC VCC JILI_DAT LTGIO0 JILI_CLK BLON# BIASON DIGON COMP Y SYNC C
Description
Ground Ground Analog Video Out RGB - Red Channel Analog Video Out RGB - Blue Channel Horizontal Synchronization Pulse Analog Video Out RGB - Green Channel Vertical Synchronization Pulse Display Data Channel Clock Panel Hot-Plug Detection Display Data Channel Data LVDS Channel Data LVDS Channel Data LVDS Channel Data LVDS Channel Data Ground Ground LVDS Channel Data LVDS Channel Data LVDS Channel Data LVDS Channel Data Ground Ground LVDS Channel Data LVDS Channel Data LVDS Channel Data LVDS Channel Data Ground Ground LVDS Channel Data LVDS Channel Data LVDS Channel Data LVDS Channel Data Ground Ground LVDS Channel Data LVDS Channel Data LVDS Channel Data LVDS Channel Data Power +5V Power +5V JILI I2C Data Signal PWM Brightness control for LCD JILI I2C Clock Signal Display Backlight On Display Contrast Display Power On Composite Video / SCART Blue S-Video Luminance / SCART Red S-Video Chrominance / SCART Green
Type
PWR PWR O O O-3,3 O O-3,3 IO-5 IO IO-5 O O O O PWR PWR O O O O PWR PWR O O O O PWR PWR O O O O PWR PWR O O O O PWR PWR IO-3,3 O-3,3 IO-3,3 O-3,3 IO O-3,3 O O nc O
Termination
PU 2k2 5V PU 2k2 5V PU 2k2 3,3V PU 2k2 3,3V -
Comment
ICHGPIO 10 Only available on -4 Only available on -4 Only available on -4 Only available on -4 SIO_GP35 Not supported -
Note:
The termination resistors in this table are already mounted on the ETX board. Please refer to the design guide for information about additional termination resistors.
22
Signal
LPT | FLPY# nc VCC GND STB# | nc AFD# | DENSEL nc PD7 | nc IRRX ERR# | HDSEL# IRTX PD6 | nc RXD2 INIT# | DIR# GND GND RTS2# PD5 | nc DTR2# SLIN# | STEP# DCD2# PD4 | DSKCHG# DSR2# PD3 | RDATA# CTS2# PD2 | WP# TXD2 PD1 | TRK0# RI2# PD0 | INDEX# VCC VCC RXD1 ACK# | DRV RTS1# BUSY# | MOT DTR1# PE | WDATA# DCD1# SLCT#|WGATE# DSR1# MSCLK CTS1# MSDAT TXD1 KBCLK RI1# KBDAT GND GND
Description
LPT / Floppy Interface Configuration Input Power +5V Ground LPT Strobe Signal LPT Automatic Feed / Floppy Density Select LPT Data Bus D7 Infrared Receive LPT Error / Floppy Head Select Infrared Transmit LPT Data Bus D6 Data Receive COM2 LPT Initiate / Floppy Direction Ground Ground Request to Send COM2 LPT Data Bus D5 Data Terminal Ready COM2 LPT Select / Floppy Motor Step Data Carrier Detect COM2 LPT Data Bus D4 / Floppy Disk Change Data Set Ready COM2 LPT Data Bus D3 / Floppy Raw Data Read Clear to Send COM2 LPT Data Bus D2 / Floppy Write Protect Signal Data Transmit COM2 LPT Data Bus D1 / Floppy Track Signal Ring Indicator COM2 LPT Data Bus D0 / Floppy Index Signal Power +5V Power +5V Data Receive COM1 LPT Acknowledge / Floppy Drive Select Request to Send COM1 LPT Busy / Floppy Motor Select Data Terminal Ready COM1 LPT Paper Empty / Floppy Raw Write Data Data Carrier Detect COM1 LPT Power On / Floppy Write Enable Data Set Ready COM1 Mouse Clock Clear to Send COM1 Mouse Data Data Transmit COM1 Keyboard Clock Ring Indicator COM1 Keyboard Data Ground Ground
Type
I-5 nc PWR PWR O-5 O-5 nc IO-5 I-5 IO-5 O-5 IO-5 I-5 O-5 PWR PWR O-5 IO-5 O-5 O-5 I-5 IO-5 I-5 IO-5 I-5 IO-5 O-5 IO-5 I-5 IO-5 PWR PWR O-5 IO-5 O-5 IO-5 O-5 IO-5 I-5 IO-5 I-5 O-5 I-5 IO-5 O-5 O-5 I-5 IO-5 PWR PWR
Termination
PU 10K 3V PU 100k 3,3V PU 100k 3,3V PU 4k7 5V PU 4k7 5V PU 4k7 5V PU 4k7 5V PU 100k 3,3V PU 1k 3,3V PU 1k 3,3V PU 100k 3,3V PU 100k 3,3V PU 4k7 3,3V PU 100k 3,3V PU 4k7 3,3V PU 1k 3,3V PU 4k7 3,3V PU 100k 3,3V PU 4k7 3,3V -
Comment
Note:
The termination resistors in this table are already mounted on the ETX board. Please refer to the design guide for information about additional termination resistors.
23
4.6
VGA Output
LVDS Flat Panel Interface (JILI)
The user interface for flat panels is the JUMPtec Intelligent LVDS Interface (JILI). The implementation of this subsystem complies with the ETX Specification. Implementation information is provided in the ETX Design Guide. Refer to the documentation for additional information.
Digital Flat Panel Interface (JIDI)
The ETX-DC does not support the JUMPtec Intelligent Digital Interface (JIDI).
The serial-communication interface uses I/O and IRQ resources. The resources are allocated by the BIOS during POST configuration and are set to be compatible with common PC/AT settings. Use the BIOS setup to change some parameters that relate to the serial-communication interface.
PS/2 Keyboard
The implementation of the keyboard interface complies with the ETX Specification. Implementation information is provided in the ETX Design Guide. Refer to the documentation for additional information.
Configuration:
The keyboard uses I/O and IRQ resources. The BIOS allocates the resources during POST configuration. The resources are set to be compatible with common PC/AT settings. Use the BIOS setup to change some keyboard-related parameters.
PS/2 Mouse
The implementation of the mouse interface complies with the ETX Specification. Implementation information is provided in the ETX Design Guide. Refer to the documentation for additional information.
Configuration:
24
The mouse uses I/O and IRQ resources. The BIOS allocates the resources during POST configuration. The resources are set to be compatible with common PC/AT settings. You can change some mouse-related parameters from the BIOS setup.
IrDA
The ETX-DC is capable of IrDA SIR operation. This feature is implemented in the Winbond 83627HF. Contact Kontron Embedded Modules for help with this feature.
Parallel Port
The parallel-communication interface shares signals with the floppy-disk interface. The implementation of this parallel port complies with the ETX Specification. Implementation information is provided in the ETX Design Guide. Refer to the documentation for additional information.
Configuration:
The parallel-communication interface uses I/O, IRQ, and DMA resources. The resources are allocated by the BIOS during POST configuration and are set to be compatible with common PC/AT settings. You can change some parameters of the parallel-communication interface through the BIOS setup.
Floppy
The floppy-disk interface shares signals with the parallel-communication interface. The floppy interface is limited to one drive (drive_1). A standard floppy cable has two connectors for floppy drives. One connector has a non-twisted cable leading to it, the other has a twisted cable leading to it. When using the floppy interface you must connect the floppy drive to the connector (drive_1) that has the non-twisted cable leading to it. The implementation of this subsystem complies with the ETX Specification. Implementation information is provided in the ETX Design Guide. Refer to the documentation for additional information.
Configuration:
The floppy-disk controller uses I/O, IRQ, and direct memory access (DMA) resources. These resources are allocated by BIOS during POST configuration and are compatible with common PC/AT settings. You can change some parameters of the parallel-communication interface through the BIOS setup.
25
4.7
Connector X4 Subsystems
Signal
GND 5V_SB PS_ON PWRBTN# KBINH# RSMRST# ROMKBCS# EXT_PRG VCC* OVCR# EXTSMI# SMBCLK SIDE_CS3# SIDE_CS1# SIDE_A2 SIDE_A0 GND PDIAG_S SIDE_A1 SIDE_INTRQ RESERVED SIDE_AK# SIDE_RDY SIDE_IOR# VCC*
Pin
2 4 6 8 10 12 14 16 18 20 22 24 26 28 30 32 34 36 38 40 42 44 46 48 50
Signal
GND PWGIN SPEAKER BATT LILED# ACTLED# SPEEDLED# I2CLK VCC* GPCS# I2DAT SMBDATA RESERVED DASP_S PIDE_CS3# PIDE_CS1# GND PIDE_A2 PIDE_A0 PIDE_A1 RESERVED PIDE_INTRQ PIDE_AK# PIDE_RDY VCC*
Pin
51 53 55 57 59 61 63 65 67 69 71 73 75 77 79 81 83 85 87 89 91 93 95 97 99
Signal
SIDE_IOW# SIDE_DRQ SIDE_D15 SIDE_D0 SIDE_D14 SIDE_D1 SIDE_D13 GND SIDE_D2 SIDE_D12 SIDE_D3 SIDE_D11 SIDE_D4 SIDE_D10 SIDE_D5 VCC SIDE_D9 SIDE_D6 SIDE_D8 GPE2# RXD# RXD TXD# TXD GND
Pin
52 54 56 58 60 62 64 66 68 70 72 74 76 78 80 82 84 86 88 90 92 94 96 98 100
Signal
PIDE_IOR# PIDE_IOW# PIDE_DRQ PIDE_D15 PIDE_D0 PIDE_D14 PIDE_D1 GND PIDE_D13 PIDE_D2 PIDE_D12 PIDE_D3 PIDE_D11 PIDE_D4 PIDE_D10 VCC PIDE_D5 PIDE_D9 PIDE_D6 CBLID_P# PIDE_D8 SIDE_D7 PIDE_D7 HDRST# GND
Notes:
*To protect external power lines of peripheral devices, make sure that: - the wires have the right diameter to withstand the maximum available current - the enclosure of the peripheral device fulfils the fire-protection requirements of IEC/EN60950
26
Signal
GND GND 5V_SB PWGIN PS_ON SPEAKER PWRBTN# BATT KBINH LILED RSMRST# ACTLED ROMKBCS# SPEEDLED EXT_PRG I2CLK VCC VCC OVCR# GPCS# EXTSMI# I2DAT SMBCLK SMBDATA SIDE_CS3# SMBALERT SIDE_CS1# DASP_S SIDE_A2 PIDE_CS3# SIDE_A0 PIDE_CS1# GND GND PDIAG_S PIDE_A2 SIDE_A1 PIDE_A0 SIDE_INTRQ PIDE_A1 PM_BATLOW# GPE1# SIDE_AK# PIDE_INTRQ SIDE_RDY PIDE_AK# SIDE_IOR# PIDE_RDY VCC VCC
Description
Ground Ground Supply of internal suspend Circuit Power Good / Reset Input Power Supply On Speaker Output Power Button Battery Supply Keyboard Inhibit Control Input Ethernet Link LED Resume Reset Ethernet Activity LED Ethernet Speed LED I2C Bus Clock Power +5V Power +5V Over Current Detect for USB System Management Interrupt Input I2C Bus Data SM Bus Clock SM Bus Data Secondary IDE Chip Select Channel 1 SMB Alert Secondary IDE Chip Select Channel 0 Seconary IDE Address Bus Primary IDE Chip Select Channel 1 Seconary IDE Address Bus Primary IDE Chip Select Channel 0 Ground Ground Secondary IDE Diagnosis Signal Primary IDE Address Bus Secondary IDE Address Bus Primary IDE Address Bus Secondary IDE Interrupt Reqeuest Primary IDE Address Bus Battery Low General Purpose Power Event 1 Secondary IDE DMA Acknowledge Primary IDE Interrupt Reqeuest Secondary IDE Ready Primary IDE DMA Acknowledge Secondary IDE IO Read Primary IDE Ready Power +5V Power +5V
Type
PWR PWR PWR I O-5V O-3.3 I-5V I I-5 O-3,3 nc O-3,3 O O-3,3 nc O-5 PWR PWR I-3,3 nc I-3,3 IO-5 O-3,3 IO-3,3 O-3,3 I-3,3 O-3,3 nc O-3,3 O-3,3 O-3,3 O-3,3 PWR PWR I-3,3 O-3,3 O-3,3 O-3,3 I-3,3 O-3,3 I-3,3 I-3,3 O-3,3 I-3,3 I-3,3 O-3,3 O-3.3 I-3,3 PWR PWR
Termination
PU 10k 5V PU 10k 3,3V PU 2k2 5V PU 10k 3,3V PU 10k 3,3V PU 2k2 5V PU 2k2 3,3V PU 2k2 3,3V PU 10k 3,3V PD 10k PD 10k PU 8k2 3,3V PU 10k 3,3V PU 8k2 3,3V PU 4k7,3V PU 4k7,3V -
Comment
5V_SB VCC int. PD 20k ( ICH7-M) 3V not used Not supported PATA LED on at 100Mb/s not supported not supported not supported GPIO15 on ICH7-M -
Note:
The termination resistors in this table are already mounted on the ETX board. Please refer to the design guide for information about additional termination resistors.
27
Signal
SIDE_IOW# PIDE_IOR# SIDE_DRQ PIDE_IOW# SIDE_D15 PIDE_DRQ SIDE_D0 PIDE_D15 SIDE_D14 PIDE_D0 SIDE_D1 PIDE_D14 SIDE_D13 PIDE_D1 GND GND SIDE_D2 PIDE_D13 SIDE_D12 PIDE_D2 SIDE_D3 PIDE_D12 SIDE_D11 PIDE_D3 SIDE_D4 PIDE_D11 SIDE_D10 PIDE_D4 SIDE_D5 PIDE_D10 VCC VCC SIDE_D9 PIDE_D5 SIDE_D6 PIDE_D9 SIDE_D8 PIDE_D6 GPE2# CBLID_P# RXD# PIDE_D8 RXD SIDE_D7 TXD# PIDE_D7 TXD HDRST# GND GND
Description
Secondary IDE IO Write Primary IDE IO Read Secondary IDE DMA Request Primary IDE IO Write Secondary IDE Data Bus Primary IDE DMA Request Secondary IDE Data Bus Primary IDE Data Bus Secondary IDE Data Bus Primary IDE Data Bus Secondary IDE Data Bus Secondary IDE Data Bus Secondary IDE Data Bus Primary IDE Data Bus Ground Ground Secondary IDE Data Bus Primary IDE Data Bus Secondary IDE Data Bus Primary IDE Data Bus Secondary IDE Data Bus Primary IDE Data Bus Secondary IDE Data Bus Primary IDE Data Bus Secondary IDE Data Bus Primary IDE Data Bus Secondary IDE Data Bus Primary IDE Data Bus Secondary IDE Data Bus Primary IDE Data Bus Power +5V Power +5V Secondary IDE Data Bus Primary IDE Data Bus Secondary IDE Data Bus Primary IDE Data Bus Secondary IDE Data Bus Primary IDE Data Bus General Purpose Power Event 1 80-conductor IDE cable Channel 0 Ethernet Receive Differential Signal ( RXD-) Primary IDE Data Bus Ethernet Receive Differential Signal ( RXD+) Secondary IDE Data Bus Ethernet Transmit Differential Signal (TXD-) Primary IDE Data Bus Ethernet Transmit Differential Signal (TXD+) Hard Drive Reset Ground Ground
Type
O-3,3 O-3,3 I-3,3 O-3,3 IO I-3,3 IO IO IO IO IO IO IO IO PWR PWR IO IO IO IO IO IO IO IO IO IO IO IO IO IO PWR PWR IO IO IO IO IO IO I-3,3 I-3,3 I IO I IO O IO O O-5 PWR PWR
Termination
PD 5k6 PU 10k 3,3V PD 10k -
Comment
RI of ICH7M 121R between RXD+/121R between RXD+/100R/C10p between int. PD 11k5 ICH7-M TXD+/100R/C10p between TXD+/-
Note:
The termination resistors in this table are already mounted on the ETX board. Please refer to the design guide for information about additional termination resistors.
28
The IDE host adapter is a PCI bus device. It is configured by the BIOS during PCI device configuration. You can disable it in setup. Resources used by the primary IDE host adapter are compatible with the PC/AT.
Ethernet
The Ethernet interface is based on the Intel 82562 Fast Ethernet PCI controller. This 32-bit PCI controller is a fully integrated 10/100BASE-TX LAN solution. The Ethernet interface requires an external transformer. See the ETX Design Guide for suggestions on transformer selection.
Configuration:
The Ethernet interface is a PCI device. The BIOS setup automatically configures it during configuration of the PCI device. Note: Implementation and limitation information is provided in the ETX Design Guide from document revision 2.1. Refer to the documentation for additional information.
Power Control
Power Good / Reset Input:
The ETX-DC provides an external input for a power-good signal or a manual- reset pushbutton. The implementation of this subsystem complies with the ETX Specification. Implementation information is provided in the ETX Design Guide. Refer to the documentation for additional information.
Power Management
ATX PS Control:
The ETX-DC can control the main power output of an ATX-style power supply. The implementation of this subsystem complies with the ETX Specification. Implementation information is provided in the ETX Design Guide. Refer to the documentation for additional information.
29
Contact Kontron Embedded Modules GmbH technical support for information on this feature.
Miscellaneous Circuits
Speaker
The implementation of the speaker output complies with the ETX Specification. Implementation information is provided in the ETX Design Guide. Refer to the documentation for additional information.
Battery
The implementation of the battery input complies with the ETX Specification. Implementation information is provided in the ETX Design Guide. Refer to the documentation for additional information. In compliance with EN60950, there are at least two current-limiting devices (resistor and diode) between the battery and the consuming component.
I2C Bus
The external I2C provided via GPIOs on ETX Connector Pin 16 and 22 on X4 offers full MultiMaster and Clock Stretching support. See the tables below for measured values on ETX-DC with BIOS MNP1R112. BIOS Setup Selection
Very High High Medium Slow Very Slow Ultra Slow
You can access the I2C Bus via JUMPtecs Intelligent Device Architecture (JIDA) BIOS functions. For additional information, refer to the ETX Design Guide, I2C application notes and JIDA specification which are available at the Kontron Web site.
SM Bus
System Management (SM) bus signals are connected to the SM bus controller, which is located in the southbridge (Intel 82801GBM) device. For more information about the SM bus, please see the System Management (SM) Bus section in the Appendix A: System Resources chapter.
30
4.8
SDVO Connector J9
The feature connector J9 is on the bottom side of the module on the edge.
Serial Digital Video Out Port (SDVOB only) support One 12-bit channel The SDVO B port can drive a variety of SDVO devices (TV-Out Encoders, TMDS and LVDS transmitters, etc.)
31
4.8.3
Connector and flat foil cable information for the SDVO connector (J9) located on the bottom side. Flat Foil Cable
YOUNGSHIN MCAB45x150B05 45pos,150 mm length, 0.5mm pitch, both ends opposite sides
Connector
Hirose - FH12-45S-0.5SH 0.50mm (.020") Pitch FFC/FPC Connector, Horizontal Right Angle, SMT, 45 Circuits
Please change the setting Boot Display Device to either "SDVO" or "CRT + SDVO".
32
When you have as boot display device SDVO enabled and you have installed a windows operating system then after the graphic driver installation your SDVO interface is disabled. You can enable it in blind mode by pressing the key combination <CTRL><ALT><F4>.
Pin on ETX-CD
GND1 SDVOC_CLKN SDVOC_CLKN GND2 SDVOC_GREENN SDVOC_GREENP GND3 SDVOB_CLKN SDVOB_CLKN GND4 SDVOB_GREENN SDVOB_GREENP GND5 SDVOC_INTN SDVOC_INTP GND6 SDVOB_INTN SDVOB_INTP GND7 SDVOC_BLUEN SDVOC_BLUEP GND8 SDVOC_REDN SDVOC_REDP GND9 SDVOB_BLUEN SDVOB_BLUEP GND10 SDVOB_REDN SDVOB_REDP GND11 SDVO_FLDSTALLN SDVO_FLDSTALLP GND12 SDVO_TVCLKINN SDVO_TVCLKINP GND13 SDVO_CTRCLK SDVO_CTRLDATA RESET# VCC VCC VCC Reserved Reserved
Description
Ground nc nc Ground nc nc Ground Channel B; Clock negative Channel B; Clock positive Ground Channel B; Green negative Channel B; Green positive Ground nc nc Ground Channel B; Interrupt negative Channel B; Interrupt positive Ground nc nc Ground nc nc Ground Channel B; Blue negative Channel B; Blue positive Ground Channel B; Red negative Channel B; Red positive Ground Field Stall negative Field Stall positive Ground TV Clock Input negative TV Clock Input positive Ground I2C based control signal for SDVO devices; clock I2C based control signal for SDVO devices; data Reset signal 5V power 5V power 5V power Nc Nc
33
5
5.1
Special Features
Watchdog Timer
The watchdog timer is implemented within the Winbond W83627HG. The WDT can also be controlled by the JIDA BIOS support. The application software should strobe the WDT to prevent its timeout. Upon timeout, the WDT resets and restarts the system. This provides a way to recover from program crashes or lockups.
Configuration
You can program the timeout period for the watchdog timer in two ranges:
1-second increments from 1 to 255 seconds 1-minute increments from 1 to 255 minutes
The watchdog can release a NMI or a reset. Contact Kontron Embedded Modules technical support for information on programming and operating the WDT.
5.2
SATA Support
The ETX-DC supports two SATA ports compliant to the ETX 3.0 specification
5.3
Restrictions
The ETX-DC has following restrictions compared to some other ETX products:
5.3.3 LVDS
The ETX-DC supports only 18bit LVDS panels, because only 3 LVDS data pairs are supported by the chipset.
34
6
6.1
Design Considerations
Thermal Management
A heat-spreader plate assembly is available from Kontron Embedded Modules GmbH for the ETX-DC. The heatspreader plate on top of this assembly is NOT a heat sink. It works as an ETX-standard thermal interface to use with a heat sink or other cooling device. External cooling must be provided to maintain the heat-spreader plate at proper operating temperatures. Under worst-case conditions, the cooling mechanism must maintain an ambient air and heat-spreader plate temperature of 60 C or less. The aluminum slugs and thermal pads on the underside of the heat-spreader assembly implement thermal interfaces between the heat spreader plate and the major heat-generating components on the ETX-DC. About 80 percent of the power dissipated within the module is conducted to the heatspreader plate and can be removed by the cooling solution. The heat dissipated into the plate ranges from 12 watts. Design a cooling solution to dissipate the heat load on a heat-spreader plate at a minimum of 25 watts to accommodate all ETX modules. You can use many thermal-management solutions with the heat-spreader plates, including active and passive approaches. The optimum cooling solution varies, depending on the ETX application and environmental conditions. Please see the ETX Design Guide for further information on thermal management.
35
6.2
Website.
Heat spreader
Documentation of ETX-DC Heatspreader and Cooling Solutions are provided at the customer section of the Kontron
6.3
This section describes how to connect a fan to the connector located directly on the ETX-DC. With certain BIOSsettings it is possible to control the fan depending on the Active Trip Point temperature. The fan switches on/off depending on the adjusted Active Trip Point temperature. In order for this feature to function properly an ACPI compliant OS is necessary. Note: The ETX-DC BIOS supports only turning the onboard FAN ON/OFF. For additional support 3rd party software is necessary.
Part number (Molex) J8: 53261-0390 Mates with: 51021-0300 Crimp terminals: 50079-8100
36
37
The following technological information is designed to give the reader a better understanding of some of features of the ETX-DC. This information can be referenced when reading the System Resources and BIOS Operation sections that follow. There are also references to additional documentation that will help to develop a better understanding of the technical information described herein.
7.1
The I/O APIC (Advanced Programmable Interrupt Controller) handles interrupts differently then the 8259 PIC. The following information explains these differences.
7.2
The Thermal Monitor within the Intel processor helps to control the processor temperature.
7.3
The ETX-DC, supports the S1 (POS=Power On Suspend) state and S3 state (=Save to Ram). S4 (=Save to Disk) is not supported by the BIOS (S4_BIOS) but it is supported by the following operating systems:
38
Power Button USB Wake Events PCI Bus signal PME# LAN WOL
The following event resumes the system from S3:
39
8
8.1
System Resources
Interrupt Request (IRQ) Lines
Used For
Timer0 Keyboard Slave 8259 COM2 COM1 LPT2 Floppy Drive Controller LPT1 RTC SCI COM3 COM4 PS/2 Mouse FPU IDE0 IDE1
Available
No No No No No Yes No No No No Yes Yes No No No No
Comment
Note (1) Note (1) Note (2) Note (1) Note (1) Note (3) Note (2) Note (2) Note (1) Note (1) Note (1)
Note:
1 If the Used For device is disabled in setup, the corresponding interrupt is available for other devices. 2 Unavailable if baseboard is equipped with an I/O controller SMC FDC37C669, and the device is enabled in setup. 3 Unavailable in Advanced Configuration and Power Interface (ACPI) mode. Used as System Control Interrupt (SCI) in ACPI mode. Currently not free in Non-ACPI mode.
40
Used For
Timer0 Keyboard Slave 8259 COM2 COM1 PCI/LPT2 Floppy Drive Controller LPT1 RTC SCI COM3 COM4 PS/2 Mouse FPU IDE0 IDE1 PIRQ[A] PIRQ[B] PIRQ[C] PIRQ[D] PIRQ[E] PIRQ[F] PIRQ[G] PIRQ[H]
Available
No No No No No Yes No No No No Yes Yes No No No No For PCI For PCI For PCI For PCI No No No No
Comment
Note (1) Note (1) Note (2) Note (1) Note (1) System Control Interrupt (3) Note (2) Note (2) Note (1) Note (4) Note (4) PCI IRQ line 1 + Graphics controller + HD Audio Controller + secondary IDE PCI IRQ line 2 + AC97 Audio controller PCI IRQ line 3 + USB UCHI controller #3 + SATA (native mode) PCI IRQ line 4 + USB UCHI controller #2 + IDE (native mode) Lan Controller
Note:
1 If the Used For device is disabled in setup, the corresponding interrupt is available for other devices. 2 Unavailable if baseboard is equipped with an I/O controller SMC FDC37C669, and the device is enabled in setup. 3 Unavailable in Advanced Configuration and Power Interface (ACPI) mode. Used as System Control Interrupt (SCI) in ACPI mode. Currently not free in Non-ACPI mode. 4 IRQs are available if IDE controller is either disabled in setup or if in Native IDE mode.
Used for
Available
No No No No No No No No
Comment
If the used-for device is disabled in setup, the corresponding DMA channel is available for other devices. Unavailable if LPT is used in ECP mode.
41
8.2
Memory Area
Used for
VGA BIOS System BIOS
Upper Memory
C0000h CFFFFh D0000h DFFFFh E0000h FFFFFh
Available
No Yes No
Comment
ISA bus or shadow RAM
8.3
The I/O-port addresses of the ETX-DC are functionally identical with a standard PC/AT. The following I/O ports are used: I/O Address
2E8-2Efh 370-371h
Used for
COM4 Configuration space for SMC controller COM3 Chipset Chipset Chipset PCI
Available
No No
Comment
Available if external I/O controller not used. Available if external I/O controller not used.
No No No No No
Available if external I/O controller not used. Always used by chipset. Always used by chipset. Always used by chipset. I/O ports 1000h and above might be allocated by PCI devices or onboard hardware.
8.4
PCI Device
Audio, USB and Ethernet
Comment
Integrated in the Intel chipset. No REQx/GNTx pair needed.
You can use REQ0/GNT0, REQ1/GNT1, REQ2/GNT2, and REQ3/GNT3 pairs for external PCI devices.
8.5
A0h A2h
I2C Address
Available
No No
Comment
EEPROM for CMOS data.
8.6
SM Device
SMB Host SMART_CHARGER SMART_SELECTOR SMART_BATTERY SPD Clock generator
Comment
Do not use under any circumstances. Not to be used with any SM bus device except a charger Not to be used with any SM bus device except a selector Not to be used with any SM bus device except a battery SDRAM EEPROM Do not use under any circumstances.
42
The standard ETX-DC Power management BIOS does support MARS (Mobile Application platform for Rechargeable Systems). Further details about MARS are available at Embedded Modules Division - Kontron.
8.7
A0h
JILI-I2C Bus
Used For
JILI-EEPROM
I2C Address
Available
No
Comment
EEPROM for JILI-Data
8.8
8.8.1 I2C
BUS I2C 0 I2C 1 I2C 2 I2C 3 I2C 4 Function Internal / JIDA I2C SM-Bus JILI I2C SDVO I2C CRT I2C
8.8.2 Storage
Device EEPROM 0 EEPROM 1 Function JIDA EEPROM Area1 with 32 Bytes free JIDA EEPROM Area 2 with 33 Bytes (reserved)
8.8.3 GPIO
Port Function
43
BIOS Operation
The module is equipped with AMI BIOS, which is located in an onboard SPI serial flash memory. You can update the BIOS using a Flash utility.
9.1
To determine the AMI BIOS version, immediately press the Pause key on your keyboard as soon as you see the following text display in the upper left corner of your screen: AMIBIOS 2006 American Megatrends, Inc. BIOS Date: 06/16/08 10:52:49 Ver: 08.00.14 Kontron BIOS Version <MNP1RXXX> Copyright 2002-2009 Kontron Embedded Modules GmbH
9.2
Setup Guide
The AMIBIOS Setup Utility changes system behavior by modifying the BIOS configuration. The setup program uses a number of menus to make changes and turn features on or off. Note: Selecting incorrect values may cause system boot failure. Load setup default values to recover by pressing <F9>.
Start AMI BIOS Setup Utility To start the AMI BIOS setup utility, press <DEL> when the following string appears during bootup. Press <DEL> to enter Setup The Info Menu then appears. The Setup Screen is composed of several sections: Setup Screen
Menu Bar Legend Bar Item Specific Help Window Menu Window General Help Window
Location
Top Right side Bottom Right side Top Left Center Overlay (center)
Function
Lists and selects all top level menus. Lists setup navigation keys. Help for selected item. Selection fields for current menu. Help for selected menu.
Menu Bar
The menu bar at the top of the window lists different menus. Use the left/right arrow keys to make a selection.
44
Legend Bar
Use the keys listed in the legend bar on the bottom to make your selections or exit the current menu. The table below describes the legend keys and their alternates. Key
<F1> or <Alt-H> <Esc> or Arrow key or Arrow key <Home> or <End> <PgUp> or <PgDn> <F9> <F10> <Enter> <Alt-R>
Function
General Help window. Exit menu. Select a menu. Select fields in current menu. Move cursor to top or bottom of current window. Move cursor to next or previous page. Load the default configuration values for this menu. Save and exit. Execute command or select submenu. Refresh screen.
Selecting an Item Use the or key to move the cursor to the field you want. Then use the + and keys to select a value for that field.
The Save Value commands in the Exit menu save the values displayed in all the menus. Displaying Submenus Use the submenus. Item Specific Help Window The Help window on the right side of each menu displays the Help text for the selected item. It updates as you move the cursor to each field. General Help Window Pressing <F1> or <Alt-F1> on a menu brings up the General Help window that describes the legend keys and their alternates. Press <Esc> to exit the General Help window. or key to move the cursor to the submenu you want. Then press <Enter>. A pointer () marks all
45
9.3
Feature
System Time System Date
Option
[hh:mm:ss] [mm-dd-yyyy]
Description
<Tab>, <Shift-Tab>, or <Enter> selects field <Tab>, <Shift-Tab>, or <Enter> selects field
46
47
48
Feature
MAX CPUID Value Limit Execute-Disable Bit Capability Hyper Threading Technology DTS-based Thermal Management SpeedStep C-States Enhanced C-States CPU Performance
Option
Enabled Disabled Enabled Disabled Enabled Disabled Enabled Disabled Enabled Disabled Enabled Disabled Enabled Disabled High Middle Low
Description
Enables the MAX CPUID Value Limit. Should be disabled for Windows XP Enables and Disables the Execute-Disable Bit Capability Enables and Disables the Hyper Threading Feature Enables and Disables the DTS-based Thermal Management Enables and Disables the Speed Stepping Feature Enables and Disables the C - States Enables and Disables the enhanced C - States High: The processor works up to 1600MHz (Speedstep enabled) Middle: 1200 MHz (Speedstep setting removed and disabled) Low: 800MHz (Speedstep setting removed and disabled)
49
Feature
ATA/IDE Configuration
Option
Disabled Compatible Enhanced SATA only Reserved SATA Pri, PATA Sec PATA only IDE AHCI Before PATA Behind PATA Disabled Enabled Enabled Disabled 0 5 .. 35 Host & Device Host Device Enabled Disabled
Description
Disables or selects the mode for the ATA/IDE interface Selects the IDE channel behavior in compatible mode
Configure SATA as (Only when Enhanced) Configure SATA channels (Only when Enhanced) Hard Disk Write Protect
Selects the SATA mode in compatible IDE mode Configures when the SATA controller is initialised Enables and Disables the Hard Disk Write Protection which only works, when the HDD is accessed through BIOS Enables and Disables the Speed Stepping Feature Selects the time for the IDE Detect Time Out in seconds
Selects the mechanism for detecting ATA(PI) 80 pin cable Enables and Disables the secondary IDE channel
Secondary PATA
50
Feature
Type
Option
Not Installed Auto CD/DVD ARMD Disabled Auto Disabled Auto Auto 0 1 2 3 4 Auto SWDMAn MWDMAn UDMAn Auto Enabled Disabled Enabled Disabled
Description
Selects the type of the IDE Device
Disables the LBA mode or enables it, when a device supports it Disables the Block mode or enables it, when a device supports it (Auto) Configures the PIO Mode
DMA Mode
SWDMA: Single Word DMA MWDMA: Multi Word DMA UDMA: Ultra DMA Disables, Enables or automatically enables the S.M.A.R.T feature Disables and Enables the 32Bit Data Transfer Mode
S.M.A.R.T.
51
Feature
OnBoard Floppy Controller
Option
Disabled Enabled N/A Disabled 3F8/IRQ4 2F8/IRQ3 3D8/IRQ4 2E8/IRQ3 Disabled 2F8/IRQ3 3D8/IRQ4 2E8/IRQ3 Disabled 378 279 3BC N/A Normal Bidirectional ECP EPP ECP + EPP 1.9 1.7 DMA0 DMA1 DMA3 IRQ7 IRQ5
Description
Enables / Disables floppy controller. Only accessable when jumpered to use floppy Selects the COM1 base addressand interrupt request line.
Selects the base address of the onboard parallel port. Only accessable when jumpered to parallel port Selects the mode of the onboard parallel port. Only accessable when jumpered to parallel port
Delects the DMA Channel for ECP Mode (only available when ECP mode is selected) Selects the interrupt request line of the onboard parallel port. Only accessable when jumpered to parallel port
52
External SIO
Feature
External COMA
Option
Disabled 3F8h/IRQ10 3F8h/IRQ11 2F8h/IRQ10 2F8h/IRQ11 3E8h/IRQ10 3E8h/IRQ11 2E8h/IRQ10 2E8h/IRQ11 Disabled 3F8h/IRQ10 3F8h/IRQ11 2F8h/IRQ10 2F8h/IRQ11 3E8h/IRQ10 3E8h/IRQ11 2E8h/IRQ10 2E8h/IRQ11 Disabled 378 279 3BC Normal Bidirectional IRQ7 IRQ5
Description
Selects the base addressand interrupt request line of the external COM port A.
External COMB
Selects the base addressand interrupt request line of the external COM port B.
Selects the mode of the external parallel port. Selects the interrupt request line of the external parallel port.
Note:
There is no floppy interface of the external SuperI/O controller supported, because there is no DMA possible on ISA bus.
53
Feature
ACPI Version Features
Option
ACPI v1.0 ACPI v2.0 ACPI v3.0 Enabled Diabled Yes No Disabled Enabled Disabled Enabled FED00000h FED01000h FED02000h FED03000h
Description
Selects the ACPI version features
ACPI APIC support Repost Video on S3 Resume Headless mode High Performance Event Timer HPET Memory Address
Enables Disables ACPI APIC support Selects, if the Video engine is initialized again after wake up Enable / Disable headless operation mode through ACPI Disables or enables the high performance event timer Selects the memory address for the High Performance Event Timer (only available when High Performance Event Timer is enabled)
54
Feature
Active Trip Point
Option
Disabled 40C 45C 50C 55C 110C Disabled 40C 45C 50C 55C 110C 1 2 3 16 1 5 16 2 4 10 30 Disabled 40C
Description
Set the active trip point temperature, where the fan is activated
This value sets the TC1 value for the ACPI Passive Cooling Formula. (only available when Passive Trip Point is enabled)
This value sets the TC2 value for the ACPI Passive Cooling Formula. (only available when Passive Trip Point is enabled)
This item sets the TSP value of the ACPI Passive Cooling Formula. It represents in thenths of a second how often the OS will read the temperature when Passive Cooling is enabled. Set the critical trip point temperature, where the fan is activated
55
Feature
Legacy USB Support
Option
Enabled Disabled Auto Enabled Disabled FullSpeed HiSpeed Enabled Disabled Enabled Disabled
Description
Enables and Disables the USB legacy support Enables and Disables the USB legacy port 64/60h port emulation. Should be enabled for non USB aware OSs. Selects the SUB 2.0 Controller Mode This is a workaround for OSs without EHCI hand-off support. Enable extra delay after reset during USB initialization. This will give slow devices more time to get ready after they have been reset.
USB 2.0 Controller Mode BIOS EHCI Hand-Off USB reset delay
56
Feature
USB Mass Storage Reset Delay
Option
10 Sec 20 Sec 30 Sec 40 Sec Auto Floppy Forced FDD Hard Disk CDROM
Description
Numnber of seconds POST waits for the USB mass storage device after start unit command. If Auto USB devices less than 530MB will be emulated as floppy and remaining as hard drive. Forced FDD option can be used to force a HDD formatted drive to boot as FDD (excl. ZIP drive).
Emulation Type
57
Feature
H/W Health Function
Option
Disabled Enabled 1 2 4 6 18 32 64 128
Description
Enables and Disables the hardware health function in BIOS setup Selects the register setting for the Fan Speed Divisor
58
Miscellaneous menu
Feature
Restore on AC Power Loss Power Up Delay
Option
Power On Power Off Disabled 4 to 5 seconds 3 to 4 seconds 2 to 3 seconds 1 to 2 seconds Disabled Enabled
Description
Selects the behavior after a power loss Selects the delay before the power is attached
Enables and disables the keyboard crisis recovery to enable the <CTRL> <HOME> function to start a crisis during boot up Disables or enables the spread spectrum (clock jitter to reduce EMR)
Spread Spectrum
Adds a delay in the POST to reserve more time to USB devices during detection.
59
Feature
MARS
Option
Disabled Auto SMB Charger SMB Selector
Description
Autodetect and disables the MARS support or selects a single SMB Charger or SMB Selector
60
Feature
JIDA I2C Bus Speed
Option
Very high High Medium Slow Very slow Ultra slow Enabled Disabled Enabled Disabled Enabled Disabled
Description
Selects the speed of the I2C bus. The regarding bus speed is mention in chapter 4.7.3
Disables and enables the Multi Master Support Disables and enables the Clock Stretching Support Disables and enables the Slow Device Support
61
Watchdog menu
Feature
Active Trip Point
Option
Disabeled Reset NMI Disabled 1s 5s 10s 30:30m Disabled 1s 5s 10s 30:30m
Description
Selects the Mode of the Watchdog behaviour Sets the delay, when the watchdog starts the 1st time. When you have an operating systems which needs long time to start set here an appropriate value. Sets the timeout, when the watchdog must be triggered within that time.
Delay
Timeout
62
Feature
Remote Access
Option
Enabled Disabled COM1 COM2 115200 8,n,1 57600 8,n,1 38400 8,n,1 19200 8,n,1 09600 8,n,1 None Hardware Software Disabled Boot Loader Always ANSI VT100 VT-UTF8 Enabled Disabled No Delay Delay 1 Sec Delay 2 Sec Delay 4 Sec 80x24 80x25
Description
Disables and Enables the AMI Remote Access feature. It has no influence in JRC connection. Only enabled COMports while bootup are supported Selects the speed of the connection
Flow Control
Terminal Type
Turns off redirection after POST Active during POST and boot loader It is always active Selects the target terminal type
Enable/Disable VT-UTF8 Combination Key Support for ANSI/VT100 terminals Selects the delay to display memory information
Terminal Size
63
LAN Controller
Feature
Ethernet Controller Ethernet Boot Ethernet Wake up From S5
Option
Enabled Disabled Enabled Disabled Enabled Disabled
Description
Disable and Enables the onboard ethernet controller Disable and Enable the PXE boot ROM Disable and Enable the WOL feature for S5
64
Trusted Computing
Feature
TCG/TPM SUPPORT
Option
Yes No
Description
Enable /Disable TPM TCG support in BIOS
65
PCIPnP Menu
Feature
Plug & Play O/S PCI Latency Timer
Option
No Yes 32 64 248 Yes No Disabled Enabled Disabled Enabled Auto PCISlot 1 PCISlot 2 PCISlot 6 Available Reserved Available Reserved Disabled 16k 32k 64k
Description
No: all devices are initialized by BIOS Yes: OS has to initialize some devices Value in units of PCI clocks for PCI device latency register
Allocate IRQ to PCI VGA Palette Snooping PCI IDE BusMaster OffBoard PCI/ISA IDE Card
Decided if PCI VGA card does get an IRQ assigned if requested Disables and enables Palette Snooping Disables and enables PCI IDE Busmaster Some IDE Cards needs this , with set to Auto it works with most cards
IRQ3 IRQ15
Available: IRQ useable by PCI/PnP devices Reserved: IRQ is reserved for ISA devices Available: DMA useable by PCI/PnP devices Reserved: IRQ is reserved for ISA devices Size of memory block to reserve for legacy ISA devices
66
Feature
1st Boot Device 2nd Boot Device
Option
Selects detected devices Selects detected devices
Description
67
Feature
Quick Boot Quiet Boot
Option
Enabled Disabled Disabled Enabled Force BIOS Keep Current On Off Auto Disabled Enabled Disabled Enabled Enabled Disabled Disabled Enabled Disabled Enabled
Description
Disables or enables the quick boot feature Disabled: Shows normal POST messages Enabled: Shows OEM Logo during boot up Set Display Mode for Option ROM Select Power-On state for Num-Lock Disables and enables or auto selects PS/2 Mouse Support Wait for F1 key to be pressed, if error Displays: "Hit 'DEL' to run setup" during POST, if enabled If enabled newly inserted USB devices will be added on top of the boot device list, if disabled in the end of the list. Allows option ROMs to trap INT19h if enabled
Wait For 'F1' If Error Hit 'DEL' Message Display Boot USB devices first
Interrupt 19 Capture
68
Feature
Change Supervisor Password Change User Password Boot Sector Virus Protection
Option
Type in Type in Disabled Enabled
Description
69
70
Feature
DRAM Frequency
Option
AUTO 400MHz 500 MHz Disabled Enabled Disabled 15MB-16MB PCI/IGD IGD Enabled 8MB Disabled Enabled 1MB Disabled Enabled Disabled Enabled
Description
Selects the DRAM Frequency
Configure DRAM Timing by SPD Memory Hole Graphic Device Priority Internal Graphics Mode Select
Enables or disables the SPD EEPROM DRAM configuration Disables or enables the extended memory hole on ISA bus Selects the graphic device priority Selects the amount of system memory used by the internal graphics device Disables or enables chipset thermal throttling Disables or enables the delta temperature in SPD thermal management algorithm as specified by JEDEC Disables or enables the thermal sensor on DIMM thermal management functionality as specified by JEDEC Disables or Enables DMI/FSB power management. If disabled, PCI performance will improve slightly.
TS on DIMM
DMI PM
71
Feature
DVMT Mode Select
Option
DVMT Mode Fixed Mode Combo Mode 64MB 128MB Maximum DVMT CRT TV SDVO CRT + SDVO LVDS CRT + LVDS Auto Composite Component Composite & RGB S-Video SCART Composite SCART Comp. & RGB SCART Comp. & S-Video SMPTE253 Compon. RGB Auto 480i60 480p60 576i50 576p60 720i60 1080i50 1080i60 1080p24
Description
Selects the DVMT Mode
DVMT/Fixed Memory
TV Connector
HDTV Output
72
ETX-DC/ BIOS Operation 1080p25 1080p30 1080p50 1080p60 NTSC PAL SECAM SMPTE240M ITU-R television SMPTE295M SMPTE296M EIA-770.2 EIA-770.3 Depends on TVstandard
TV standard
TV subtype
73
Feature
Flat Panel Mode
Option
Auto Fixed Mode PAID FPID Fixed Mode Disabled VGA 640x480 SVGA 800x600 XGA 1024x768 SXGA 1280x1024 WXGA 1366x768 WXGA 1280x800 Enter ID Single Channel Dual Channel Streched Centered Disabled 8 5 None/External I2C PWM 0-255
Description
Auto: checks if there is an external JILI EEPROM, if not see Auto Fallback Fixed Mode: uses Flat Panel Type PAID/FPID: uses the PAID/FPID Select what happens, when no valid EEPROM content is found Select the flat panel resolution
Auto Fallback Flat Panel Type (is only valid in Fixed Mode and when set to Auto and no valid JILI EEPROM content was found)
PAID/FPID (only valid in PAID or FPID mode) Channels Local Flat Panel Scaling
Enter the PAID or the FPID Selects the number of channels to drive the display Selects the scaling mode of the LVDS interface 2x18 1x18 Selects the mode of backlight control
Backlight Brightness
74
Feature
USB Function
Option
Disabled 2 USB Ports 4 USB Ports 6 USB Ports Enabled Disabled Auto Azalia AC'97 Audio or Modem All Disabled Enabled Disabled
Description
Selects the number of enabled USB ports
Enables or disables the USB 2.0 EHCI controller Selects the mode of the used audio controller
SMBUS Controller
75
Corporate Offices
Europe, Middle East & Afr i ca Oskar-von-Miller-Str. 1 85386 Eching/Munich Germany Tel.: +49 (0)8165/ 77 777 Fax: +49 (0)8165/ 77 219 info@kontron.com North America 14118 Stowe Drive Poway, CA 92064-7147 USA Tel.: +1 888 294 4558 Fax: +1 858 677 0898 info@us.kontron.com Asia Pacific 17 Building,Block #1,ABP. 188 Southern West 4th Ring Beijing 100070, P.R.China Tel.: + 86 10 63751188 Fax: + 86 10 83682438 info@kontron.cn
76